# Hammerhead-3U-cPCI

Quad ADSP-21160 32-bit, 66 MHz 3U cPCI Board User's Guide



BittWare, Inc. 33 N Main St. Concord, NH 03301 USA 603.226.0404

If you have comments or suggestions about this manual or find any errors in it, please contact us via e-mail at techpubs@bittware.com.

For technical support, contact us using any of the following methods:

Phone: 603.226.0404 FAX: 603.226.6667

E-mail: support@bittware.com

BittWare also maintains the following Internet sites:

http://www.bittware.com Contains product information, technical notes, support files

available for download, and answers to frequently asked

questions (FAQ).

ftp://ftp.bittware.com Contains technical notes and support files. Login as

"anonymous," and use your e-mail address for the password.

## Hammerhead-3U-cPCI User's Guide

#### **Hardware Revision 0**

Copyright 2001, BittWare, Inc. All Rights Reserved

The information in this manual has been carefully checked and is believed to be accurate and reliable. However, BittWare assumes no responsibility for any inaccuracies, errors, or omissions that may be contained in this manual. In no event will BittWare be liable for direct, indirect, special, incidental, or consequential damages resulting from any defect or omission in this manual. BittWare reserves the right to revise this document and to make changes from time to time in the content hereof without obligation of BittWare to notify any person or persons of such revision or changes.

SHARC is a registered trademark of Analog Devices, Inc. Microsoft, Windows, and Windows NT are registered trademarks of Microsoft Corporation. All other products are the trademarks or registered trademarks of their respective holders.

#### Printed in the USA

October 23, 2001 Edition

# **Contents**

## Chapter 1 Introduction

|           | Overview of the Hammerhead-3U-cPCI System                                                         | 2<br>2 |
|-----------|---------------------------------------------------------------------------------------------------|--------|
|           | 1.1.3 Hammerhead-3U-cPCI Software Architecture                                                    | 5      |
|           | 1.2 About this User's Guide                                                                       | 7      |
|           | 1.2.1 Purpose of this Document                                                                    |        |
|           | 1.2.2 Conventions Used in This Document                                                           |        |
|           | 1.2.3 Chapter Overviews                                                                           | 8      |
|           | 1.3 Other Helpful Documents and Tools                                                             | 9      |
|           | 1.3.1 Documents for Further Reference                                                             |        |
|           | 1.3.2 Software Development Tools                                                                  | 9      |
| Chapter 2 | Preparing the Board for Operation                                                                 |        |
| •         |                                                                                                   |        |
|           | 2.1 Unpacking the Hammerhead-3U-cPCI                                                              | 14     |
|           | 2.2 Configuring the Hammerhead-3U-cPCI                                                            | 15     |
|           | 2.2.1 Setting the Configuration Jumpers                                                           |        |
|           | 2.2.2 Configuring the TDM Serial Ports                                                            |        |
|           | 2.2.3 Attaching External Devices to the Board                                                     | 21     |
|           | 2.3 Installing the Board and its Software                                                         | 25     |
|           | 2.3.1 Installing the Code Development Tools                                                       |        |
|           | 2.3.2 Installing the Host Interface Tools                                                         | 26     |
|           | 2.3.3 Installing the Hammerhead-3U-cPCI in a cPCI chassis                                         |        |
|           | 2.3.4 Verifying Board Configuration                                                               | 28     |
|           | 2.4 Testing the Installation                                                                      | 29     |
|           | 2.4.1 Testing the Installation With DSP21k-SF Diagnostic Utilities                                | 29     |
|           | <ul><li>2.4.2 Testing the Installation with the Hammerhead-3U-cPCI Example F</li><li>34</li></ul> | iles   |
|           | 2.5 Resetting the Board                                                                           | 35     |
|           | 2.5.1 Resetting the Board With the Watchdog Timer                                                 |        |
|           | 2.5.2 Resetting the Board via the External Reset Connector                                        |        |
|           | 2.5.3 Resetting the Board via the PCI Interface                                                   |        |
|           | 2.5.4 Resetting Any Attached PMC+ Cards                                                           | 37     |

Contents

## **Chapter 3** Overview of the Hardware Components

|                                   | Layout and Function of the Major Components                                                                                                                                                                                                                                                                                                                                                | 40                         |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
|                                   | 3.1.1 Analog Devices ADSP-21160 DSPs                                                                                                                                                                                                                                                                                                                                                       |                            |
|                                   | 3.1.2 PCI-to-PCI Bridges                                                                                                                                                                                                                                                                                                                                                                   | 43                         |
|                                   | 3.1.3 Memory                                                                                                                                                                                                                                                                                                                                                                               |                            |
|                                   | 3.1.4 On-board Oscillators                                                                                                                                                                                                                                                                                                                                                                 | 43                         |
|                                   | 3.1.5 UART                                                                                                                                                                                                                                                                                                                                                                                 |                            |
|                                   | 3.1.6 Watchdog Timer                                                                                                                                                                                                                                                                                                                                                                       |                            |
|                                   | 3.1.7 LEDs                                                                                                                                                                                                                                                                                                                                                                                 | 44                         |
| 3.2                               | Layout and Function of the External Connectors                                                                                                                                                                                                                                                                                                                                             |                            |
|                                   | 3.2.1 CompactPCI Connector                                                                                                                                                                                                                                                                                                                                                                 | 47                         |
|                                   | 3.2.2 Rear Panel I/O                                                                                                                                                                                                                                                                                                                                                                       |                            |
|                                   | 3.2.3 Flag I/O                                                                                                                                                                                                                                                                                                                                                                             |                            |
|                                   | 3.2.4 RS-232 Connectors                                                                                                                                                                                                                                                                                                                                                                    | 50                         |
|                                   | 3.2.5 SODIMM Connector                                                                                                                                                                                                                                                                                                                                                                     |                            |
|                                   | 3.2.6 JTAG Header                                                                                                                                                                                                                                                                                                                                                                          |                            |
|                                   | 3.2.7 External Reset                                                                                                                                                                                                                                                                                                                                                                       |                            |
|                                   | 3.2.8 PMC+ Site                                                                                                                                                                                                                                                                                                                                                                            |                            |
|                                   | 3.2.9 External Power                                                                                                                                                                                                                                                                                                                                                                       |                            |
|                                   | 3.2.10 External Interrupt Input                                                                                                                                                                                                                                                                                                                                                            | 57                         |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                            |                            |
|                                   | Layout and Function of the Configuration Jumpers and Switches  mmerhead-3U-cPCI Board Architecture                                                                                                                                                                                                                                                                                         | 58                         |
| Chapter 4 Ha                      |                                                                                                                                                                                                                                                                                                                                                                                            |                            |
| <b>Chapter 4</b> <u>Ha</u>        | mmerhead-3U-cPCI Board Architecture  Overview of the Board Architecture                                                                                                                                                                                                                                                                                                                    | 62                         |
| <b>Chapter 4</b> <u>Ha</u>        | mmerhead-3U-cPCI Board Architecture  Overview of the Board Architecture                                                                                                                                                                                                                                                                                                                    | 62                         |
| <b>Chapter 4</b> <u>Ha</u>        | Overview of the Board Architecture  ADSP-21160 Architecture  4.2.1 Resources Available to the ADSP-21160s                                                                                                                                                                                                                                                                                  | 62<br>64<br>64             |
| <b>Chapter 4</b> <u>Ha</u>        | Overview of the Board Architecture  ADSP-21160 Architecture  4.2.1 Resources Available to the ADSP-21160s  4.2.2 ADSP-21160 Memory Structure                                                                                                                                                                                                                                               | 62<br>64<br>64             |
| <b>Chapter 4</b> <u>Ha</u>        | Overview of the Board Architecture  2 ADSP-21160 Architecture 4.2.1 Resources Available to the ADSP-21160s 4.2.2 ADSP-21160 Memory Structure 4.2.3 Serial Port Connections                                                                                                                                                                                                                 | 62<br>64<br>66<br>66       |
| <b>Chapter 4</b> <u>Ha</u>        | Overview of the Board Architecture  ADSP-21160 Architecture  4.2.1 Resources Available to the ADSP-21160s  4.2.2 ADSP-21160 Memory Structure  4.2.3 Serial Port Connections  4.2.4 Link Port Connections                                                                                                                                                                                   | 62<br>64<br>66<br>67<br>68 |
| <b>Chapter 4</b> <u>Ha</u>        | Overview of the Board Architecture  2 ADSP-21160 Architecture 4.2.1 Resources Available to the ADSP-21160s 4.2.2 ADSP-21160 Memory Structure 4.2.3 Serial Port Connections                                                                                                                                                                                                                 | 62<br>64<br>66<br>67<br>68 |
| Chapter 4 <u>Ha</u><br>4.1<br>4.2 | Overview of the Board Architecture  ADSP-21160 Architecture  4.2.1 Resources Available to the ADSP-21160s  4.2.2 ADSP-21160 Memory Structure  4.2.3 Serial Port Connections  4.2.4 Link Port Connections  4.2.5 Flag and Interrupt Connections  4.2.6 ADSP-21160 Cluster Bus                                                                                                               |                            |
| Chapter 4 <u>Ha</u><br>4.1<br>4.2 | Overview of the Board Architecture  ADSP-21160 Architecture  4.2.1 Resources Available to the ADSP-21160s  4.2.2 ADSP-21160 Memory Structure  4.2.3 Serial Port Connections  4.2.4 Link Port Connections  4.2.5 Flag and Interrupt Connections  4.2.6 ADSP-21160 Cluster Bus                                                                                                               |                            |
| Chapter 4 <u>Ha</u><br>4.1<br>4.2 | mmerhead-3U-cPCI Board Architecture  Overview of the Board Architecture  ADSP-21160 Architecture  4.2.1 Resources Available to the ADSP-21160s  4.2.2 ADSP-21160 Memory Structure  4.2.3 Serial Port Connections  4.2.4 Link Port Connections  4.2.5 Flag and Interrupt Connections  4.2.6 ADSP-21160 Cluster Bus  PCI Interface Architecture  4.3.1 Overview of the SharcFIN Architecture |                            |
| Chapter 4 <u>Ha</u><br>4.1<br>4.2 | Overview of the Board Architecture  ADSP-21160 Architecture  4.2.1 Resources Available to the ADSP-21160s  4.2.2 ADSP-21160 Memory Structure  4.2.3 Serial Port Connections  4.2.4 Link Port Connections  4.2.5 Flag and Interrupt Connections  4.2.6 ADSP-21160 Cluster Bus                                                                                                               |                            |

|           | 4.4.2 PMC+ Extensions                                        | 78  |
|-----------|--------------------------------------------------------------|-----|
| Chapter 5 | ADSP-21160 Programming Details                               |     |
|           | 5.1 Accessing the DSPs' Memory                               | 80  |
|           | 5.1.1 Accessing the DSPs' Internal Memory                    |     |
|           | 5.1.2 Accessing the DSPs' Multiprocessor Memory              | 80  |
|           | 5.1.3 Accessing External Memory Banks                        | 80  |
|           | 5.1.4 Accessing Unbanked Memory                              | 83  |
|           | 5.2 Booting the DSPs                                         | 84  |
|           | 5.2.1 Booting the Board via Link Port                        | 84  |
|           | 5.2.2 Booting the Board From the Host                        | 85  |
|           | 5.2.3 Booting the Board via the Flash                        | 86  |
| Chapter 6 | SharcFIN Programming Details                                 |     |
|           |                                                              |     |
|           | 6.1 Overview of the SharcFIN                                 |     |
|           | 6.1.1 The Two Sections of the SharcFIN                       |     |
|           | 6.1.2 How the SharcFIN Maps to the PCI and ADSP-21160 Bus    | 88  |
|           | 6.2 Function of the SharcFIN PCI Interface                   |     |
|           | 6.2.1 Performing PCI Side DMAs                               | 89  |
|           | 6.2.2 Performing a PCI Side Single Access                    | 90  |
|           | 6.2.3 Performing PCI Side Interrupts                         | 90  |
|           | 6.3 Function of the SharcFIN SHARC Interface                 |     |
|           | 6.3.1 ADSP-21160 Bus Interface                               |     |
|           | 6.3.2 SDRAM Interface and Control                            |     |
|           | 6.3.3 Peripheral Bus Interface (Flash and Dual UART)         |     |
|           | 6.3.4 I <sup>2</sup> C Interface                             |     |
|           | 6.3.5 Interrupt Multiplexer                                  | 93  |
|           | 6.4 Overview of the SharcFIN Memory Map                      |     |
|           | 6.4.1 Accessing System Settings and Configuration Registers  |     |
|           | 6.4.2 Accessing the Flash, UART, and Peripheral Bus          |     |
|           | 6.4.3 Accessing Multiprocessor Memory Space                  |     |
|           | 6.4.4 Accessing SDRAM                                        | 99  |
|           | 6.5 Setting the SharcFIN's SHARC Interface Control Registers |     |
|           | 6.5.1 Address Override Register                              |     |
|           | 6.5.2 Status Register                                        |     |
|           | 6.5.3 Peripheral Bus Configuration Register                  |     |
|           | 6.5.4 Watchdog Configuration Register                        | 106 |

Contents

|            | 6.5.5 PIVIC+ CONTINUE REGISTER                     |     |
|------------|----------------------------------------------------|-----|
|            | 6.5.6 Onboard I <sup>2</sup> C Control Register    |     |
|            | 6.5.7 PMC+ I <sup>2</sup> C Control Register       | 109 |
|            | 6.5.8 SDRAM Configuration Registers                | 109 |
|            | 6.5.9 DMA Address Register                         | 111 |
|            | 6.5.10 DMA Configuration Register                  | 111 |
|            | 6.5.11 Interrupt Configuration Registers           | 114 |
| Appendix A | Debugging Your DSP Programs                        |     |
|            | A 1 Debugging with an In Circuit Foundation        | 100 |
|            | A.1 Debugging with an In-Circuit Emulator          |     |
|            | A.1.1 Overview of the ICE Emulator                 |     |
|            | A.1.2 Connecting the ICE to the Hammerhead-3U-cPCI |     |
|            | A.1.3 Installing or Connecting the ICE to a PC     |     |
|            | A.1.4 Operating the ICE                            | 125 |
|            | A.2 Debugging with a Software Emulator             | 125 |
|            | A.2.1 About the VisualDSP Target                   |     |
|            | A.2.2 Installing the VisualDSP Target              |     |
| Appendix B | Operating in Standalone Operation                  |     |
|            | B.1 Developing and Loading a Boot Program          | 120 |
|            | B.1.1 Developing the Boot Program                  |     |
|            | B.1.2 Loading a Boot Program into the Flash Memory |     |
|            | B.1.3 Loading a Link Boot Program                  |     |
|            | B.2 Configuring the Board for Standalone Mode      | 128 |
|            | B.2.1 Selecting the Appropriate Boot Mode          | 128 |
|            | B.2.2 Setting the Standalone Mode Jumpers          | 129 |
|            | B.2.3 Attaching Standoffs to the Board             |     |
|            | B.3 Supplying Power to the Hammerhead-3U-cPCI      | 129 |
|            | B.4 Booting the Board in Standalone Mode           | 130 |
| Appendix C | Troubleshooting                                    |     |
|            | C.1 Before You Call Technical Support              | 131 |
|            | C.2. Contacting Technical Support                  | 122 |

User's Guide Hammerhead-3U-cPCI

## Appendix D Glossary of Terms

Contents

# **Figure**

| Figure 1–1 | Block Diagram of the Hammerhead-3U-cPCI System                         | 3     |
|------------|------------------------------------------------------------------------|-------|
| Figure 1–2 | Block Diagram of the Hammerhead-3U-cPCI and its Software               |       |
| Figure 2–1 | Location of the TDM Serial Port Configuration Switch                   |       |
| Figure 2–2 | Cable Details for the Hammerhead-3U-cPCI's External Reset Connectors . | 37    |
| Figure 3–1 | Location of the Hammerhead-3U-cPCI's Major Components (Top)            | 40    |
| Figure 3–2 | Location of the Hammerhead-3U-cPCI's Major Components (Bottom)         | 41    |
| Figure 3–3 | Layout of the External Connectors                                      | 45    |
| Figure 3–4 | Location of the Flag I/O pins                                          | 49    |
| Figure 3–5 | Location of the RS-232 Connector Pins                                  |       |
| Figure 3–6 | Location of the JTAG Header Pins                                       |       |
| Figure 3–7 | Location of the External Reset Connector Pins                          |       |
| Figure 3–8 | Location of the External Power Connector Pins                          | 56    |
| Figure 3–9 | Layout of the Configuration Jumpers and Switches                       | 58    |
| Figure 4–1 | Architecture of the Hammerhead-3U-cPCI System                          | 62    |
| Figure 4–2 | Block Diagram of Serial Port Connections                               | 68    |
| Figure 4–3 | Block Diagram of Link Port Connections                                 | 69    |
| Figure 4–4 | Block Diagram of Flag and Interrupt Connections                        | 71    |
| Figure 4–5 | Block Diagram of the PCI Interface Architecture                        | 74    |
| Figure 4–6 | Simplified Block Diagram of the SharcFIN Architecture                  | 75    |
| Figure A-1 | JTAG Connector                                                         | . 124 |

Figures vi

# **Tables**

| Table 2-1  | Settings for the Boot Mode Selection Jumpers                         | 15  |
|------------|----------------------------------------------------------------------|-----|
| Table 2-2  | Settings for the Rotating Bus Priority Arbitration Jumper            | 16  |
| Table 2-3  | Settings for the Secondary PCI Bus Speed Jumper                      |     |
| Table 2-4  | Settings for the Secondary PCI Bus Signal Level Jumper (JP6)         | 17  |
| Table 2-5  | Settings for the Standalone Mode Jumpers                             | 18  |
| Table 2-6  | Settings for the Primary PCI Bus Speed Jumper                        | 18  |
| Table 2-7  | TDM Serial Port Switch Connections and Usage                         | 19  |
| Table 2-8  | TDM Serial Port Switch Pinout (S1)                                   | 19  |
| Table 2-9  | TDM Serial Port Switch Settings(S1)                                  | 20  |
| Table 2-10 | External Link Port Cables Available From BittWare                    | 21  |
| Table 2-11 | Serial Port Cable Available from BittWare                            | 21  |
| Table 3-1  | Overview of the External Connectors                                  | 46  |
| Table 3-2  | CompactPCI Interface Pinout (P1)                                     | 47  |
| Table 3-3  | Rear Panel I/O Pinout (P2)                                           | 48  |
| Table 3-4  | Flag I/O Connector Pinout (J1))                                      |     |
| Table 3-5  | RS-232 Connector Pinout (J2)                                         |     |
| Table 3-6  | JTAG Header Pinout (J4)                                              |     |
| Table 3-7  | External Reset Connector Pinout (J5)                                 |     |
| Table 3-8  | PMC+ Site Connector Pinout                                           |     |
| Table 3-9  | External Power Connector Pinout (J9)                                 |     |
| Table 3-10 | Overview of the Configuration Jumpers                                |     |
| Table 4-1  | Resources for 21160-1                                                |     |
| Table 4-2  | Resources for 21160-2                                                |     |
| Table 4-3  | Resources for 21160-3                                                |     |
| Table 4-4  | Resources for 21160-4                                                |     |
| Table 4-5  | Flag and Interrupt Connections                                       |     |
| Table 5-1  | Multiprocessor Memory Allocation for DSPs                            |     |
| Table 5-2  | External Memory Bank Allocation                                      |     |
| Table 5-3  | Recommended MSIZE Settings for the Hammerhead-3U-cPCI                |     |
| Table 6-1  | Overview of How the SharcFIN Maps to the PCI and ADSP-21160 Buses    |     |
| Table 6-2  | Accessing BAR0-BAR4 From the PCI Side                                |     |
| Table 6-3  | PCI and ADSP-21160 Addresses for System Settings and Configuration F |     |
|            | ters                                                                 |     |
| Table 6-4  | PCI and ADSP-21160 Addresses for Flash, UART, and Peripheral Bus     |     |
| Table 6-5  | PCI and ADSP-21160 Addresses for Multiprocessor Memory Space         |     |
| Table 6-6  | PCI and ADSP-21160 Addresses for 64 MB SDRAM                         |     |
| Table 6-7  | PCI and ADSP-21160 Addresses for 128 MB SDRAM                        |     |
| Table 6-8  | Memory Map for the SHARC Interface Control Registers                 |     |
| Table 6-9  | Address Override Register Description                                |     |
| Table 6-10 | Contents of the Status Register                                      | 104 |

vii User's Guide

| Table 6-11 | Contents of the Peripheral Bus Configuration Register                                                          |
|------------|----------------------------------------------------------------------------------------------------------------|
| Table 6-12 | Contents of the Watchdog Configuration Register                                                                |
| Table 6-13 | Contents of the PMC+ Configuration Register107                                                                 |
| Table 6-14 | Contents of the I <sup>2</sup> C Control Register                                                              |
| Table 6-15 | Effects of Values Written to the Clock and Data Bits (BO, B1)108                                               |
| Table 6-16 | Contents of the SDRAM Size Configuration Register                                                              |
| Table 6-17 | Contents of the SDRAM Window Register                                                                          |
| Table 6-18 | Contents of the DMA Address Register                                                                           |
| Table 6-19 | Contents of the DMA Configuration Register (Continues on next page) 112                                        |
| Table 6-20 | SharcFIN Interrupt Configuration Registers                                                                     |
| Table 6-21 | Contents of the ADSP-21160 Interrupt Configuration Registers (0x50, 0x52, 0x54, 0x56) (Continues on next page) |
| Table 6-22 | Contents of the PCI Interrupt Configuration Register (0x58) (Continues on next page)                           |
| Table 6-23 | Contents of the PMC+ Interrupt Configuration Register (0x5A) (Continues on next page)                          |
| Table 6-24 | Contents of the Flag Status Register                                                                           |
| Table 6-25 | Contents of the Interrupt Status Register                                                                      |
|            |                                                                                                                |

viii User's Guide

# Chapter 1 **Introduction**

BittWare's Hammerhead-3U-cPCI board packs the processing power of four ADSP-21160 SHARC® DSPs and the speed of a 32-bit, 66 MHz PCI interface on a rugged 3U CompactPCI board. The board offers one bank of 64–512 MB of SDRAM, 2 MB of Flash memory, and a PMC+ site. The board also features the BittWare Sharc®FIN™ ASIC, which flexibly interfaces the ADSP-21160s to the 32-bit, 66 MHz cPCI interface, the SDRAM, the Flash memory, and a general-purpose expansion bus.

#### This chapter:

- Gives an overview of the basic architecture of the Hammerhead-3U-cPCI system
- Gives an overview of each chapter in this user's guide
- Lists additional documents that provide more information about the Hammerhead-3U-cPCI's components and software

#### 1.1 Overview of the Hammerhead-3U-cPCI System

This section gives a brief overview of the architecture of the board and describes its software.

#### 1.1.1 Hammerhead-3U-cPCI Features

The Hammerhead-3U-cPCI features:

- Four 80 MHz ADSP-21160 SHARC processors (1920 MFLOPS)
- Onboard 64-bit, 66 MHz PCI bus
- Interface to cPCI backplane at 32-bit, 66 MHz
- 64-512 MB of SDRAM (standard 144-pin SODIMM)
- PMC site with PMC+ extensions for BittWare's PMC+ I/O modules
- Four link ports and one serial TDM bus for integrating PMC+ I/O with on-board SHARCs
- Four 80 MB/s external link ports
- One 40 Mb/s external serial TDM bus
- · BittWare SharcFIN ASIC
- RS-232 UARTs
- · 2 MB bank of Flash memory
- 3U CompactPCI form factor
- Standalone operation

#### 1.1.2 Hammerhead-3U-cPCI System Architecture

This section gives a basic overview of the Hammerhead-3U-cPCI system, describing how all of its features work together. Figure 1–1 is a detailed block diagram of the Hammerhead-3U-cPCI board and its features.

BittWare's Hammerhead-3U-cPCI board features four ADSP-21160 SHARC DSPs and a 32-bit, 66 MHz PCI interface. It also features a BittWare SharcFIN ASIC, a 64-512 MB bank of SDRAM, a 2 MB bank of Flash RAM, and a PMC+ site.

Figure 1-1 Block Diagram of the Hammerhead-3U-cPCI System



#### SharcFIN ASIC

The Hammerhead-3U-cPCI incorporates a BittWare SharcFIN ASIC. The SharcFIN flexibly interfaces the ADSP-21160 DSPs to the PCI bus, the SDRAM, and a peripheral bus, which interfaces to the board's UART and Flash memory. The SharcFIN also provides a feature-rich set of DMA functions and interrupt options to support very high-speed, real-time data flow with minimum processor overhead.

#### ADSP-21160 DSPs

The Hammerhead-3U-cPCI is configured with four 80 MHz ADSP-21160 DSPs, arranged in a single cluster of four processors. The DSPs share a common 40 MHz, 64-bit cluster bus, which gives them access to a bank of up to 512 MB SDRAM, the PCI bus interface, and the other three SHARC processors in the cluster. For additional I/O, each processor also has four flags, three interrupts, six link ports, and two serial ports.

#### PMC+ Mezzanine Sites

The Hammerhead-3U-cPCI features a PMC+ (PCI Mezzanine Card) site. The PMC+ site has front-panel access and allows you to attach standard PMC modules to the board, adding I/O or additional processors and memory. The PMC+ site also functions as a proprietary interface that allows you to attach BittWare's PMC+ I/O modules for low-latency, high-performance I/O via four 80 MB/s link ports and a serial TDM bus.

#### I/O Options

In addition to the PMC+ interface, the Hammerhead-3U-cPCI has several other options for I/O: external link ports, external serial ports, and an RS-232 port. Four 80 MB/s link ports, one from each DSP, extend from the ADSP-21160s to rear panel I/O; and a 40 Mb/s TDM serial bus extends from the DSP cluster to the ADSP-21160s and to rear panel I/O. The RS-232 port allows the DSPs to communicate with external serial devices, facilitating remote debugging, command, and control.

#### 1.1.3 Hammerhead-3U-cPCI Software Architecture

You will need three types of software development tools for the Hammerhead-3U-cPCI: code development tools, debugging tools, and host interface tools. Figure 1–2 is a general block diagram of the software development tools.

To begin developing code for the Hammerhead-3U-cPCI, use Analog Devices' VisualDSP++® Integrated Development Environment (IDE). VisualDSP++ is an easy-to-use project management environment comprised of an integrated development environment (IDE) and software debugger.

Once you have developed your code, you can debug it using BittWare's VisualDSP Target, which is a software plug in for VisualDSP that allows the VisualDSP++ debugger to communicate directly with your BittWare board. You can also use a hardware in-circuit emulator, such as the ICE emulators from Analog Devices, to debug your code.

BittWare's DSP21k-SF Toolkit provides your host interface tools. The DSP21k-SF Toolkit is a complete software development kit that allows you to easily develop application code and integrate the Hammerhead-3U-cPCI into your system. The software tools include a comprehensive host interface library (HIL), a standard I/O library, and diagnostic utilities

Figure 1-2 Block Diagram of the Hammerhead-3U-cPCI and its Software



This section provides an overview of each chapter's content, and it describes certain variations in text and naming conventions we have used throughout the manual.

#### 1.2.1 Purpose of this Document

This user's guide covers hardware revision 0 of the Hammerhead-3U-cPCI board, which supports four ADSP-21160 SHARC processors operating at 80 MHz. The purpose of this document is to provide details about the Hammerhead-3U-cPCI's major hardware components, to describe how to install and properly operate the Hammerhead-3U-cPCI, and to discuss important issues that relate to programming the board.

We assume that you are already familiar with the ADSP-21160 architecture, operation, and programming as described in the *ADSP-21160 User's Manual* from Analog Devices, Inc.

#### 1.2.2 Conventions Used in This Document

We have used the following conventions throughout this user's guide.

- The four ADSP-21160 processors on the Hammerhead-3U-cPCI are referred to as 21160-1 through 21160-4.
- All signal names appear in small capitals (RESET).
- Active low signals appear in small capitals with an overline (RESET).
- A "0x" prefix designates a number as a hexadecimal number (0x01).
- Commands that the user enters (for programs such as Diag21k or DspBad in the DSP21k-SF Toolkit) appear in the Courier bold font.
- Filenames and directories appear in the Courier font.

#### Chapter 2: Preparing the Hammerhead-3U-cPCI for Operation

This chapter describes the tasks that you must perform to prepare your board for installation, install the software for the board, install the board, and test the installation.

#### **Chapter 3: Overview of the Hardware Components**

This chapter gives a brief description of each component, connector, and jumper on the board and shows where each is located.

#### Chapter 4: Hammerhead-3U-cPCI Board Architecture

This chapter discusses the board's architecture, including the serial ports, link ports, flags and interrupts, and bus interfaces.

#### Chapter 5: ADSP-21160 Programming Details

This chapter provides programming details for the DSPs, including how to access the DSPs' memory and how to boot the DSPs.

#### **Chapter 6: SharcFIN Programming Details**

This chapter provides a brief functional overview of the SharcFIN ASIC and describes how to configure its SHARC interface control registers.

#### Appendix A: Debugging Your DSP Programs

This appendix gives information on debugging DSP programs with a hardware or software emulator.

#### Appendix B: Setting up for Standalone Operation

This appendix describes how to set the board up to operate in standalone mode.

#### Appendix C: Troubleshooting

This appendix gives tips for solving common operating problems and discusses how to contact technical support at BittWare.

#### Appendix D: Glossary of Terms

This appendix defines terms used throughout this manual.

### 1.3 Other Helpful Documents and Tools

This section gives sources for additional information that applies to the Hammerhead-3U-cPCI; it also lists several third party software development tools that you may find useful.

#### 1.3.1 Documents for Further Reference

The documents in the list below provide additional information about the Hammerhead-3U-cPCI components and software.

- ADSP-21160 SHARC User's Guide Analog Devices, Inc.
- Intel 21154 Chip Data Sheet Intel
- SharcFIN ASIC User's Guide BittWare. Inc.
- DSP21k-SF Toolkit User's Guide (Version 6.3 and greater) BittWare, Inc.

#### 1.3.2 Software DevelopmentTools

## VisualDSP++® and BittWare VisualDSP Target

The Hammerhead-3U-cPCI is compatible with the VisualDSP++ development tools from Analog Devices. VisualDSP++ is an easy-to-use project management environment comprised of an integrated development environment (IDE) and software debugger. The IDE provides access to Analog Devices' 4.0 SHARC C compiler, C runtime library, assembler, linker, loader, simulator, and splitter. The debugger has an easy-to-use interface and many features that reduce debugging time by enabling you to set breakpoints, single step through code, and perform many other debugging operations.

BittWare offers the VisualDSP Target, a plug-in to the VisualDSP++ IDE that allows the VisualDSP++ debugger to communicate directly with BittWare's DSP boards. The VisualDSP Target lets you debug your DSP application without a hardware emulator, allowing you to set breakpoints, single-step through your code, view memory, and run code on multiple processors.

#### In-Circuit Emulators

The ICE in-circuit emulators from Analog Devices provide real-time hardware emulation and debugging. Analog Devices offers emulators in ISA bus, PCI bus, USB, and Ethernet formats that are compatible with VisualDSP. With ICE emulators, you can load programs, start and stop program execution, observe and alter registers and memory, and perform other debugging operations. If you plan to use an in-circuit emulator with the Hammerhead-3U-cPCI, refer to the documentation that comes with the emulator and to the information in Appendix A of this manual.

#### BittWare Host Interface Support

BittWare supplies host interface support for the Hammerhead-3U-cPCI with the DSP21k-SF Toolkit. Using the Toolkit's C-callable library of routines for DOS and Windows programs, you can download and start programs, read from and write to the Hammerhead-3U-cPCI memory, and control other board functions. Another library gives your DSP programs standard I/O routines such as screen display, keyboard input, and disk file access. The DSP21k-SF Toolkit User's Guide (Version 6.3) from BittWare, Inc. contains complete information about the DSP21k-SFToolkit.

#### SpeedDSP Optimized Libraries for SHARC DSPs

SpeedDSP is a collection of highly optimized routines for the ADSP-21xxx family of SHARC DSP chips that includes SIMD optimizations for the ADSP-2116x family of DSPs. The functions are written in ADSP-21xxx assembly language and are callable from high-level languages such as C. SpeedDSP includes functions for manipulating large arrays of floating-point numbers and for performing Fast Fourier Transforms (FFTs), windowing, statistics, sorting, histogramming, trigonometry, and timing. Since the functions in the library are coded in ADSP-21xxx assembly language and take full advantage of the ADSP-21xxx architecture, they are much faster than high-level language implementations, delivering optimum speed and performance. SpeedDSP integrates easily with the Analog Devices C compiler and is completely compatible with the program/data memory specifiers and the complex data type.

#### BittWare's SharcLAB MATLAB Interface

SharcLAB, developed exclusively for BittWare by SDL, works with The Mathworks MATLAB®, Simulink®, Stateflow®, and Real-Time Workshop® to allow you to prototype and test DSP applications on your BittWare SHARC DSP boards. SharcLAB integrates seamlessly with the standard MATLAB environment, allowing a nearly automatic transition from MATLAB-based algorithm development to executable DSP code.

You can develop your applications in the Simulink graphical flow-chart-based simulation environment and use SharcLAB to automatically compile, download, and run the algorithms on your BittWare SHARC DSP hardware in real-time. SharcLAB allows you to change application parameters interactively and view data streams in real time in the native Simulink environment for debugging and verification without interrupting the DSP application.

User's Guide
Hammerhead-3U-cPCI

## Chapter 2

## **Preparing the Board for Operation**

This chapter describes the tasks necessary to prepare your Hammerhead-3U-cPCI board for installation, install the software for the board, install the board, and test the installation. This chapter does not provide comprehensive instructions for each task; instead, it provides a sequence of steps for you to follow. In addition to the information in this chapter, you will also need to refer to the documentation for the Analog Devices software, the BittWare DSP21k-SF Toolkit, and your CompactPCI chassis.

To prepare the Hammerhead-3U-cPCI for operation, complete the steps below.

- 1. Unpack the Hammerhead-3U-cPCI (section 2.1).
- 2. Set the board's configuration jumpers (section 2.2.1).
- 3. Configure the board's serial ports (section 2.2.2).
- 4. Connect any desired external devices to the board (section 2.2.3).
- 5. Install the VisualDSP++ software tools (section 2.3.1).
- 6. Install BittWare's DSP21k-SF Toolkit (section 2.3.2).
- 7. Insert the board in a 3U slot in a CompactPCI chassis (section 2.3.3).
- 8. Run diagnostic tests on the board to ensure that it is operating properly (section 2.4.1).
- 9. Run the example software included with the board (section 2.4.2).

## Warning!

The Hammerhead-3U-cPCI contains electro-static discharge (ESD) sensitive devices. Be sure to follow the standard handling procedures for ESD sensitive devices, taking proper precautions to ground yourself and the work area before removing the board from its antistatic bag. If you fail to follow proper handling procedures, you could damage the board.

#### To unpack the Hammerhead-3U-cPCI board,

- 1. Carefully remove the board from the shipping box. Save the box and packing materials in case you need to reship the board.
- Remove the board from the plastic bag. Observe all precautions described in the warning above to prevent damage from electro-static discharge (ESD).
- 3. Carefully examine the board, checking for damage. If the board is damaged, *do not* install it. Call BittWare technical support.

14 User's Guide Hammerhead-3U-cPCI

#### 2.2 Configuring the Hammerhead-3U-cPCI

This section explains how to set up the physical features of the board to get it ready for installation. It discusses setting configuration jumpers, configuring the external serial ports, and connecting external devices to the board.

#### 2.2.1 Setting the Configuration Jumpers

The Hammerhead-3U-cPCI has ten configuration jumpers that allow you to control and enable certain features on the board. Before installing the Hammerhead-3U-cPCI in the CompactPCI chassis, make sure you have properly set all of the configuration jumpers.

#### Selecting the Boot Mode

Two jumpers, JP1 and JP2, configure the boot mode for the ADSP-21160 DSPs. The processors can boot in three boot modes:

- · link booting
- · host booting
- · Flash booting

Table 2–1 below shows the settings for JP1 and JP2.

 Table 2-1
 Settings for the Boot Mode Selection Jumpers

| Jumper | Jumper<br>Position                | Setting                                                                                                                | Default  |
|--------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------|----------|
| JP1    | No Jumper<br>Pins 1–2<br>Pins 2–3 | 21160-2–4 will boot from host computer<br>21160-2–4 will boot from on-board Flash<br>21160-2–4 will boot via link port | <i>V</i> |
| JP2    | No Jumper<br>Pins 1–2<br>Pins 2–3 | 21160-1 will boot from host computer<br>21160-1 will boot from on-board Flash<br>21160-1 will boot via link port       | V        |

#### Selecting the ADSP-21160 Cluster Bus Priority

The Hammerhead-3U-cPCI has a jumper (JP3) for configuring the rotating priority bus arbitration (RPBA) mode for the 64-bit ADSP-21160 cluster bus. The ADSP-21160 cluster bus has two RPBA modes: fixed priority scheme and rotating priority scheme. The *ADSP-21160 User's Guide* (Analog Devices) explains the RPBA modes in more detail. The fixed priority scheme for bus arbitration gives priority to the ADSP-21160 processor with the lowest multiprocessor ID. With the fixed priority scheme, 21160-1 would always have priority. The rotating priority scheme for bus arbitration gives priority to the ADSP-21160 processors on a rotating schedule. For example, 21160-1 would have priority, then 21160-2 would have priority, and so on. Table 2–2 shows the settings for JP3.

**Table 2–2** Settings for the Rotating Bus Priority Arbitration Jumper

| JP3 | Setting                        | Default  |
|-----|--------------------------------|----------|
| In  | Selects fixed priority mode    |          |
| Out | Selects rotating priority mode | <b>✓</b> |

#### Setting the External Interrupt Connector

JP4 is the external interrupt input connector and is used to send interrupts directly to the SharcFIN. Do not use a jumper on JP4; it is a two pin connector. Refer to section 3.2.10 for details on using this connector.

#### Configuring the Speed of the Secondary PCI Bus

JP5 allows you to configure the secondary PCI bus to run at either 33 MHz or 66 MHz. If the primary PCI bus is operating at 33 MHz, the secondary PCI bus must also be set to 33 MHz. However, if the primary PCI bus is operating at 66 MHz, the secondary PCI bus can operate at either 33 or 66 MHz. Table 2–3 shows the jumper settings for JP5.

**Table 2-3** Settings for the Secondary PCI Bus Speed Jumper

| JP5 | Setting                                    | Default  |
|-----|--------------------------------------------|----------|
| In  | Sets the secondary PCI bus speed to 33 MHz | <b>V</b> |
| Out | Sets the secondary PCI bus speed to 66 MHz |          |

#### Configuring the Signal Level of the Secondary PCI Bus

The Hammerhead-3U-cPCI has a 3-pin jumper, JP6, that configures the signal level of the secondary PCI bus to either 3.3 volts or 5 volts. If a jumper is placed on pins 1 and 2, the secondary PCI bus signal is set to 3.3 volts. A jumper must be installed on JP6 or the board will not function properly. Table 2–4 shows the settings for JP6.

 Table 2-4
 Settings for the Secondary PCI Bus Signal Level Jumper (JP6)

| Jumper<br>Position | Setting                                            | Default |
|--------------------|----------------------------------------------------|---------|
| Pins 1–2           | Secondary PCI bus signal level is set to 3.3 volts |         |
| Pins 2–3           | Secondary PCI bus signal level is set to 5 volts   | •       |
| No jumper          | Board non-functional                               |         |

## Warning!

Be sure to set these jumpers correctly. If you set these jumpers incorrectly, some power supplies could short together and damage the board.

#### **Setting the Standalone Mode Jumpers**

The Hammerhead-3U-cPCI has three jumpers for configuring the board to operate in standalone mode:

| JP7  | Standalone primary PCI voltage |
|------|--------------------------------|
| JP8  | Standalone mode reset          |
| JP10 | Standalone mode clock          |

All three jumpers must be IN for the board to operate properly in standal one mode.  $\,$ 

 Table 2-5
 Settings for the Standalone Mode Jumpers

| Jumper            | Jumper<br>Position | Setting          | Default  |
|-------------------|--------------------|------------------|----------|
| JP7 (PCI voltage) | IN                 | Standalone       |          |
|                   | OUT                | Normal operation | <b>✓</b> |
| JP8 (Reset)       | IN                 | Standalone       |          |
|                   | OUT                | Normal operation | •        |
| JP10 (Clock)      | IN                 | Standalone       |          |
|                   | OUT                | Normal operation | •        |

#### Configuring the Speed of the Primary PCI Bus

JP9 sets the primary PCI bus speed for the entire board to either 33 MHz or 66 MHz. Table 2–6 shows the settings for JP9.

 Table 2-6
 Settings for the Primary PCI Bus Speed Jumper

| JP9 | Setting                                  | Default |
|-----|------------------------------------------|---------|
| IN  | Sets the primary PCI bus speed to 33 MHz |         |
| OUT | Sets the primary PCI bus speed to 66 MHz | •       |

#### 2.2.2 Configuring the TDM Serial Ports

The Hammerhead-3U-cPCI has two TDM serial buses from the DSP cluster that provide a communication route between the ADSP-21160s and synchronous serial devices. One serial bus per cluster connects to rear panel I/O (P2), and one connects to the PMC+ interface. Switch S1 allows you to configure the signals of the external TDM serial ports.

**Table 2–7** TDM Serial Port Switch Connections and Usage

| Serial Port | Switch | Connections                                                               |
|-------------|--------|---------------------------------------------------------------------------|
| TDM SPORT 0 | S1     | SPORTO from 21160-1–4 have a TDM serial connection to the PMC+ interface  |
| TDM SPORT 1 | S1     | SPORT1 from 21160-1–4 have a TDM serial connection to rear panel I/O (P2) |

#### **Setting the TDM Serial Port Configuration Switches**

Table 2–8 gives the pinout of the switch, and Table 2–9 shows their settings.

 Table 2-8
 TDM Serial Port Switch Pinout (S1)

Table 2-9 TDM Serial Port Switch Settings(S1)

| Switch<br>Pins | Signal  | Settings                                                                                                                                                            |
|----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1/8            | TDO/RDO | ON: Connects TDO and RDO signals together on external connector for TDM 1-wire mode. Also connects TD and RD signals on ADSP-21160.  OFF: TDM 2-wire, standard mode |
| 2/7            | NC      | Not connected                                                                                                                                                       |
| 3/6            | TD1/RD1 | ON: Connects TD1 and RD1 signals together on external connector for TDM 1-wire mode. Also connects TD and RD signals on ADSP-21160.  OFF: TDM 2-wire, standard mode |
| 4/5            | TFS     | ON: Connects TFS signal on external connector with TFS signal on ADSP-21160. Required for use as a standard serial port with a null-modem cable.  OFF: Otherwise    |

Figure 2–1 shows where the TDM serial port configuration switch is located on the Hammerhead-3U-cPCI board.





#### 2.2.3 Attaching External Devices to the Board

This section explains how to attach external devices to the Hammerhead-3U-cPCI's external interfaces.

#### Connecting Link Port Cables to the Rear Panel

Four link ports (one per DSP) on the Hammerhead-3U-cPCI are available externally via the rear panel I/O connector (P2), allowing the DSPs to communicate directly with DSPs on other boards.

BittWare offers link port cables for the rear panel connectors; Table 2–10 gives the part numbers of the link port cables that are compatible with the Hammerhead-3U-cPCI's rear panel connector.

**Table 2–10** External Link Port Cables Available From BittWare

| Location                | Туре                                                                                            | Manufacturer | Part Number                                  |
|-------------------------|-------------------------------------------------------------------------------------------------|--------------|----------------------------------------------|
| Hammerhead-3U-cPCI (P2) | Rear panel;<br>straight through,<br>15-pin; rear link or<br>rear TDM SPORT<br>cable; 12" or 36" | BittWare     | CACR-S15-12<br>(12")<br>CACR-S15-36<br>(36") |

#### Connecting Serial Port Cables to the Rear Panel

A TDM serial port on the Hammerhead-3U-cPCI is available externally via the rear panel I/O connector (P2), providing a communication route between the ADSP-21160 DSPs and other synchronous serial devices.

BittWare offers serial port cables for the rear panel connector; Table 2–11 below gives the part numbers of the serial port cables that are compatible with the Hammerhead-3U-cPCI's rear panel connector.

**Table 2–11** Serial Port Cable Available from BittWare

| Location                | Туре                                                                                            | Manufacturer | Part Number                                  |
|-------------------------|-------------------------------------------------------------------------------------------------|--------------|----------------------------------------------|
| Hammerhead-3U-cPCI (P2) | Rear panel;<br>straight through,<br>15-pin; rear link or<br>rear TDM SPORT<br>cable; 12" or 36" | BittWare     | CACR-S15-12<br>(12")<br>CACR-S15-36<br>(36") |
|                         |                                                                                                 |              |                                              |

Connecting an External Power Supply to the Power Connector

The Hammerhead-3U-cPCI requires a +3.3V and +5V power supply for normal operation; when operating with a PMC module, it requires +12V and -12V. The external power connector (J9) supplies +3.3V, +5V, -12V, and +12V to the Hammerhead-3U-cPCI.

#### Note

J9 is not normally populated as it interferes with the CompactPCI slot guides. It is available as an ordering option. For more information, contact BittWare sales at (603)226-0404.

To connect an external power source to the Hammerhead-3U-cPCI,

- 1. Plug a power adapter cable into the Hammerhead-3U-cPCI's external power connector (J9). Be sure to align pin 1 (+12V) on the power connector with the +12V pin on the cable.
- 2. Connect the remaining end of the cable to an external power source, such as a switching standalone power supply or the PC's power supply.
- 3. Apply power to the system.
- Reset the Hammerhead-3U-cPCI. Section 2.5 explains in more detail how to reset the board.

#### Connecting an ICE Emulator to the JTAG Header

The Hammerhead-3U-cPCI is compatible with Analog Devices' ICE emulators, which are separate ISA bus, PCI bus, ethernet, or USB cards that connect to the Hammerhead-3U-cPCI's JTAG connector. The emulator provides a controlled environment for observing, debugging, and testing real-time activities in a target hardware environment by connecting directly to the target processor through its JTAG interface. The steps below are an overview of the steps required to connect an ICE emulator to the Hammerhead-3U-cPCI. For detailed instructions, refer to Appendix A and the emulator's user's guide.

- 1. Connect the probe on the ICE card to the Hammerhead-3U-cPCI's JTAG connector (J4).
- 2. Depending on the form factor of your ICE card, either install it in or connect it to your PC.
- 3. Install the Hammerhead-3U-cPCI in a 3U slot in your CompactPCI chassis (see section 2.3.3) or set it up to operate in standalone mode (see Appendix B).
- 4. Apply power to the Hammerhead-3U-cPCI.
- Start the emulator software on the PC.

22 User's Guide Hammerhead-3U-cPCI Connecting an RS-232 Source to the Hammerhead-3U-cPCI The Hammerhead-3U-cPCI's RS-232 port allows you to connect the Hammerhead-3U-cPCI to an RS-232 source. Connector J2 is the RS-232 port.

To connect the Hammerhead-3U-cPCI to your PC via the RS-232 interface, use a ribbon cable connected to a mass-terminated DB-9 connector. The cable provides a straight-through connection from the Hammerhead-3U-cPCI's dual UART to the PC. Since the connector's pinout is data communication equipment (DCE), you can connect it directly to equipment configured as data terminal equipment (DTE), such as a PC without a null-modem cable.

BittWare offers a host serial interface cable that connects the RS-232 connectors directly to a standard PC's DB-9 RS-232 Com port. To connect the Hammerhead-3U-cPCI to a PC with a host serial interface cable, follow the steps below.

- 1. Plug a serial port adapter into a 9-pin host serial interface cable, such as the cable described above.
- 2. Connect the other end of the serial port adapter to the RS-232 port (J2). One side of the adapter is marked with a red line. Be sure to line up the marked side with pin 1 on the RS-232 connector.
- 3. Making sure that the PC's power is off, connect the serial interface cable to the PC.

#### Attaching a PMC or PMC+ Module

The Hammerhead-3U-cPCI board features a PMC+ interface, which allows you to attach standard PMC modules or BittWare's PMC+ I/O modules to the Hammerhead-3U-cPCI. The PMC+ interface features three standard PMC connectors, which provide the 64-bit, 66 MHz PCI interface, and an additional connector that provides a TDM serial connection, four link ports, and flags and interrupts directly to the DSPs on the host board.

#### Warning!

BittWare uses J4 of the PMC connectors (see section 3.2.8) for our PMC+ extensions. If you are mounting a PMC card that uses the J4 connector and is not from BittWare, the PMC card may have incompatibilities with the PMC+ (J4) connector. Call BittWare technical support for assistance.

Chapter 2 23

To attach a PMC or PMC+ module to the Hammerhead-3U-cPCI,

- 1. Plug the PMC(+) module onto the Hammerhead-3U-cPCI's PMC+ interface.
- 2. Secure the PMC(+) module to the mounting holes on the Hammerhead-3U-cPCI.
- 3. Check the required PCI signalling and width.
- 4. Set the secondary PCI interface speed jumper (JP5) and the secondary PCI bus signal level jumper (JP6) appropriately (see section 2.2.1).

This section explains how to install the Hammerhead-3U-cPCI board and its software. It explains where to find installation information for the Analog Devices code development tools and the BittWare DSP21k-SFToolkit. It also explains how to install the Hammerhead-3U-cPCI board in a CompactPCI chassis.

#### 2.3.1 Installing the Code Development Tools

This section discusses where to find installation instructions for Analog Devices' VisualDSP++ and BittWare's VisualDSP Target.

#### Installing Analog Devices' VisualDSP++®

The Hammerhead-3U-cPCI is compatible with the VisualDSP++ software development toolset from Analog Devices. VisualDSP++ is an easy-to-use project management environment comprised of an integrated development environment (IDE) and debugger. The VisualDSP++ IDE includes access to Analog Devices' SHARC C compiler, C runtime library, assembler, linker, loader, simulator, and splitter.

To install the Analog Devices development tools, refer to the *VisualDSP++IDE User's Manual* (Analog Devices, Inc.).

#### Installing BittWare's VisualDSP Target

BittWare's VisualDSP Target is a plug-in for VisualDSP that allows you to use the VisualDSP++ debugger with your BittWare board. The Target works with the VisualDSP++ debugger to allow direct communication with the DSPs on the Hammerhead-3U-cPCI. This section describes where to find installation instructions for the VisualDSP++ IDE and the BittWare VisualDSP Target.

If you will be using the VisualDSP Target debugger with the Hammerhead-3U-cPCI, you will need to install BittWare's VisualDSP Target after installing the VisualDSP++ IDE. The VisualDSP Target allows the VisualDSP++ debugger to communicate directly with the ADSP-21160 processors on the Hammerhead-3U-cPCI. The *VisualDSP Target User's Guide* gives detailed installation instructions.

Chapter 2 25

This section gives a basic overview of installing the BittWare DSP21k-SF Toolkit. For detailed installation instructions, refer to the *DSP21k-SF Toolkit Installation Guide*.

#### Overview of the DSP21k-SF Toolkit

BittWare's DSP21k-SF Toolkit is a set of libraries and utilities that enable you to develop DSP applications for the Hammerhead-3U-cPCI more quickly and easily. It contains a host interface library of C-callable functions for PC-based programs, diagnostic utilities, demo programs, and a DSP library that provides standard I/O extensions to DSP programs.

*Libraries.* The primary component of the DSP21k-SF Toolkit is the *Host Interface Library* (HIL). The HIL is a library of C-callable functions for DSP programs that allows you to download and start programs on the DSP, read from and write to the DSP's memory, and control other board functions.

The DSP21k-SF Toolkit also contains the *DspHost Library*, which gives your DSP programs standard I/O routines such as screen display, keyboard input, and disk file access. It consists of a library of standard I/O routines that you link into your DSP program and a program that runs on the PC to act as an I/O server. DspHost is an excellent tool for porting existing C applications to the DSP.

*Diagnostic Utilities. Diag21k* is a character-based diagnostic utility that lets you interactively download DSP programs, start and stop their operation, and access DSP memory.

The *DSP Board Automated Diagnostic* (DspBad) is a command-line operated utility that verifies the ability to communicate with the DSP from the host, tests the memory of the board, and confirms the DSPs' ability to load and run a program.

#### Installing the DSP21k-SF Toolkit Libraries and Utilities

Run the DSP21k-SF Toolkit setup program to install the DSP21k-SF Toolkit libraries and utilities. The *DSP21k-SF Toolkit User's Guide* explains the procedure in more detail.

# 2.3.3 Installing the Hammerhead-3U-cPCI in a cPCI chassis

After installing the DSP21k-SF Toolkit you can install your Hammerhead-3U-cPCI board in a cPCI chassis. The Hammerhead-3U-cPCI plugs into a 3U slot in a CompactPCI chassis. To install the Hammerhead-3U-cPCI in a CompactPCI chassis, follow the instructions below.

# Warning!

The 3U-compactPCI backplane comes in a variety of potentially incompatible configurations. Before plugging your Hammerhead-3U-cPCI into the backplane, you must ensure it is compatible or you may damage the board and/or the backplane. There are two connectors on the backplane, P1 and P2. P1, the lower connector, provides standard 32-bit PCI, is required, and should be compatible across all backplanes. The second connector, P2, has several definitions. The two most common are 64-bit PCI and rear panel I/O. The Hammerhead-3U-cPCI uses P2 for rear panel I/O and therefore is not compatible with a 64-bit backplane. If your backplane uses P2 for anything other than rear panel I/O, you should not plug in a Hammerhead-3U-cPCI that has P2 populated. You can order your Hammerhead-3U-cPCI without P2 populated for this purpose.

- 1. Remove the Hammerhead-3U-cPCI from its anti-static packaging.
- 2. Power down the CompactPCI chassis.
- 3. Find a 3U bus-mastering peripheral slot in your CompactPCI chassis.
- 4. Line up the top and bottom edges of your Hammerhead-3U-cPCI board with the slot guides in the chassis.
- 5. Making sure that the ejector is in the unlocked position ("up"), slide the board into the slot.
- 6. Push the board into the chassis until it stops.
- 7. Lock the board in place by pushing the ejector "down."
- 8. Power up the system.

# 2.3.4 Verifying Board Configuration

After installing the DSP21k-SF Toolkit libraries and utilities and installing the Hammerhead-3U-cPCI in a compactPCI chassis, run the BittWare Configuration Manager to ensure that the board is properly configured. The BittWare Configuration Manager is a utility included with the DSP21k-SF Toolkit that allows you to install, uninstall, or get and set properties for the Hammerhead-3U-cPCI board. The <code>DSP21k-SF Toolkit User's Guide</code> explains how to run the BittWare Configuration Manager.

This section explains several options for testing the board to make sure it is working properly after installing it. It discusses two DSP21k-SF Toolkit utilities, Diag21k and DspBad, that allow you to test communication between the DSPs and the host; it also discusses the example files included with the board, which allow you to test various components of the board.

# 2.4.1 Testing the Installation With DSP21k-SF Diagnostic Utilities

The DSP21k-SF Toolkit contains two utilities for testing a DSP board to make sure it is operating properly: the DSP Board Automated Diagnostic (DspBad) and Diag21k.

- DspBad is a command-line-operated utility that verifies the ability to communicate with the DSP board from the PC, tests the memory of the board, and confirms the DSP's ability to load and run a program.
- *Diag21k* is a character-based diagnostic utility that you start from the MS-DOS command prompt. Diag21k lets you interactively download DSP programs, start and stop their operation, and access DSP memory.

# Testing the Board with DspBad

To test a processor with DspBad, enter the following command at a command prompt:

```
C:>dspbad -b<N> <enter>
or
C:>dspbad -d<N> -i<N> <enter>
```

The <n> in -b<n> represents the processor number<sup>1</sup>. The <n> in -d<n> represents the device number. The <n> in -i<n> represents the processor ID number of the processor you want to open on the specified device. The DSP21k-SF Toolkit User's Guide explains DspBad commands in more detail.

Chapter 2

<sup>1.</sup> The processor number is the *device number \* 10 + id number*. See the *DSP21k-SF User's Manual* for further explanation.

### Testing the Board with Diag21k

The example below shows you basic Diag21k commands you can use to test the Hammerhead-3U-cPCI's memory and load and run a DSP program. Be sure to follow the example steps below in the order in which they appear. The DSP21k-SF Toolkit User's Guide describes the Diag21k commands in more detail.

# Step 1: Start Diag21k

a. The Diag21k program is located in the dsp21ksf\bin directory on the Toolkit CD. Start the program from the DOS prompt. The -b switch tells Diag21k which processor you will access. If you do not specify a processor number with -b (or both -a and -i), Diag21k will use all processors that are installed in your PC.

```
C:\DSP21KSF\BIN>diag21k -b1
C:\DSP21KSF\BIN>diag21k -d0 -i1
```

Both of the command line options above tell Diag21k to open the first processor on device 0.

b. Diag21k will start and display a copyright banner. The command prompt shows the active board number in square brackets.

```
DSP21K Interactive Diagnostic Utility
32-bit version for BittWare boards under Windows 95/98 and
Windows NT/2000. Release 6.30 [ DSP21K-SF, Aug 7 2001
08:24:36 ], Version 4.30 Copyright (c) 1992-2001 BittWare,
Inc. All rights reserved.

Type "?" for a list of commands.

Available DSP numbers: 1 2 3 4

Opened 4 DSPs.

Current DSP: #1, processor 1 on Hammerhead (device 0)
```

# Step 2: Display Board Information

a. Use the board information command to display information about the Hammerhead-3U-cPCI's DSPs.

```
diag21k[1]>bi
```

```
Board/Processor Information for DSP #1 (Not Started)
 Board Type: (38) Hammerhead
                                      DSP Type: (7) ADSP-21160
 Multi-proc ID: 1
                               Interrupt Number: 11
 BAR0: 0x0c800000 Size: 0x00000200 BAR3: 0x0c800200 Size: 0x00000100
 BAR1: 0x0c400000 Size: 0x00400000 BAR4: 0x0a000000 Size: 0x01000000
 BAR2: 0x80000000 Size: 0x02000000 BAR5:
                                                   Size: 0x0
MMS WS: 0 Ext Bank Size: 32768 KW (MSIZE = 12) DRAM PgSz: 256 W
Bank 0: Start = 0x00800000 Width = 32 bits Depth = 32768 KW WS/WM = 1/2
Bank 1: Start = 0x02800000 Width = 8 bits Depth = 2048 KW WS/WM = 7/0
Bank 2: Start = 0x04800000 WS/WM = 1/2
Bank 3: Start = 0x06800000 WS/WM = 7/0
Unbnkd: Start = 0x08800000 WS/WM = 7/0
 Program loaded: (none)
 Labels: *not defined*
```

b. Notice the memory size information for the external memory banks 0 and 1. The memory test command (mt) uses these values when it performs various tests on different regions of the ADSP-21160's memory.

# Step 3: Test the Hammerhead-3U-cPCI's Memory

Now that you have found the memory bank settings, you can test all of the Hammerhead-3U-cPCI's memory with the following commands.

a. To ensure that neither of the processors is executing programs that might change memory while you are testing it, use the following command to reset the board:

### diag21k[1]>br

Board reset

b. Next, use the following command to configure the processor you selected to access external memory (MSIZE and WAIT settings from the environment variable):

#### diag21k[1]>pc

processor configured

Chapter 2 31

c. Now use the following command to test all memory banks:

#### diag21k[1]>mt aa

```
Program Memory Test at 0x040000, Size: 0xa000 48-bit Words
      Self-Address..... ok
      Self-Address Complement... ok
      Checkerboard A..... ok
      Checkerboard 5..... ok
      All Bits Clear..... ok
      All Bits Set..... ok
      Random Numbers..... ok
Data Memory Test at 0x050000, Size: 0x10000 32-bit Words
      Self-Address..... ok
      Self-Address Complement... ok
      Checkerboard A..... ok
      Checkerboard 5..... ok
      All Bits Clear..... ok
      All Bits Set..... ok
      Random Numbers..... ok
External Bank 0 Test at 0x800000, Size: 0x2000000 32-bit
Words
      Self-Address..... ok
      Self-Address Complement... ok
      Checkerboard A..... ok
      All Bits Clear..... ok
      All Bits Set..... ok
      Random Numbers..... ok
```

# Step 4: Load and Execute a Program

Now that you have tested the memory, you know that Diag21k can successfully communicate with the Hammerhead-3U-cPCI board. Next, load a program and execute it.

a. The dsp21ksf\etc directory contains an example program that calculates the first twenty prime numbers. The source code is in the examples\Hammerhead-3U-cPCI\primes directory. Load the precompiled executable file with the file load (£1) command.

```
diag21k[1]>f1\dsp21ksf\etc\prm21160

"\dsp21ksf\etc\prm21160.dxe" loaded
```

b. Now that Diag21k has downloaded the executable file into the ADSP-21160's memory and holds the processor in reset, start the processor with the processor start command.

#### diag21k[1]>ps

processor running

c. To see the results of the primes program, examine the variable that contains the calculated prime numbers. The C program primes.c defines a global array called primes, which is stored in data memory. The memory read command can use global labels to locate variables and functions. Notice that the C compiler adds an underscore to global labels.

# diag21k[0]>mr li \_primes 20

```
DATA SRAM [00050040] =
                             2
DATA SRAM [00050041] =
                             3
DATA SRAM [00050042] =
                             5
DATA SRAM [00050043] =
                             7
DATA_SRAM [00050044] =
                            11
DATA SRAM [00050045] =
                            13
DATA SRAM [00050046] =
                            17
DATA_SRAM [00050047] =
                            19
DATA_SRAM [00050048] =
                            23
DATA SRAM [00050049] =
                            29
DATA_SRAM [0005004A] =
                            31
DATA SRAM [0005004B] =
                            37
DATA SRAM [0005004C] =
                            41
DATA_SRAM [0005004D] =
                            43
DATA_SRAM [0005004E] =
                            47
DATA_SRAM [0005004F] =
                            53
DATA_SRAM [00050050] =
                            59
DATA_SRAM [00050051] =
                            61
DATA SRAM [00050052] =
                            67
DATA_SRAM [00050053] =
                            71
```

# Step 5: Test the Remaining Processors

a. To test the remaining ADSP-21160 processors, select one of them with the board select command.

```
diag21k[1]>ds 2
Current DSP: #2, processor 2 on Hammerhead (device 0)
```

b. With another processor selected, you can use the same commands as before to load a program and start the processor.

```
diag21k[2]>fl ..\etc\prm21160

"..\etc\prm21160.dxe" loaded

diag21k[2]>ps

processor running
```

#### diag21k[2]>mr li \_primes 20

```
DATA SRAM [00050040] =
DATA SRAM [00050041] =
                            5
DATA_SRAM [00050042] =
DATA_SRAM [00050043] =
                            7
DATA_SRAM [00050044] =
                           11
DATA_SRAM [00050045] =
                           13
DATA SRAM [00050046] =
                           17
DATA_SRAM [00050047] =
                           19
DATA_SRAM [00050048] =
                           23
DATA SRAM [00050049] =
                           29
DATA_SRAM [0005004A] =
                           31
DATA SRAM [0005004B] =
                           37
DATA SRAM [0005004C] =
                           41
DATA_SRAM [0005004D] =
                           43
DATA_SRAM [0005004E] =
                           47
                           53
DATA_SRAM [0005004F] =
DATA_SRAM [00050050] =
                           59
DATA SRAM [00050051] =
                           61
DATA_SRAM [00050052] =
                           67
DATA SRAM [00050053] =
                           71
```

# Step 6: Exit Diag21k

To exit Diag21k and reset the processor you have selected, use the quit command.

#### diag21k[0]>q

```
exiting...resetting processor(s)
C:\DSP21KSF\BIN>
```

# 2.4.2 Testing the Installation with the Hammerhead-3U-cPCI Example Files

The example software provided with the Hammerhead-3U-cPCI contains examples that demonstrate how to use the various features of your board and software. The examples are located in the examples directory of the Hammerhead-3U-cPCI CD-ROM.

34 User's Guide Hammerhead-3U-cPCI This section explains three methods of resetting the Hammerhead-3U-cPCI:

- · with the watchdog timer
- with an external reset switch
- · via the PCI interface

It also explains how to reset an attached PMC+ card.

# 2.5.1 Resetting the Board With the Watchdog Timer

The Hammerhead-3U-cPCI features a single watchdog timer. The watchdog timer helps ensure that the Hammerhead-3U-cPCI is operating properly. It is also useful for standalone applications that need to restart when certain errors occur or a program crashes.

The Watchdog Configuration register, which is located in the SharcFIN ASIC, enables and disables the watchdog timer (see section 6.5.3). The register is located at offset 0x0000 0043 from the base of the ADSP-21160s' memory select line MS2.

# How the Watchdog Timer Functions When Disabled

The watchdog is disabled after a reset occurs. When the watchdog is disabled, the SharcFIN chip constantly strobes the timer to keep it from elapsing. Since it is constantly being strobed, the watchdog timer will not time-out regardless of whether the program fails.

# How the Watchdog Timer Functions When Enabled

When enabled, the watchdog timer must be reset before it expires to prevent a board reset from occurring. The watchdog timer is reset every time FLAG1 from a configured processor toggles from 0 to 1 or from 1 to 0. The FLAG1 signals are flags that are under program control and can strobe the watchdog timer to prevent it from elapsing.

Six bits in the Watchdog Configuration register control the watchdog timer. The first two bits enable it and select its time-out time, and the next four bits determine which flag the watchdog will respond to (see section 6.5.3). The Watchdog Configuration register is a write once register; therefore, once the watchdog is enabled it cannot be disabled except by a board reset.

Chapter 2 35

If the watchdog timer is enabled, the DSP program must toggle FLAG1 within the given time frame. The Watchdog Configuration register allows you to select the watchdog's time-out time (see Section 6.5.3). If the watchdog timer elapses, it will generate a system reset and the normal boot process will begin.

## 2.5.2 Resetting the Board via the External Reset Connector

The external reset connector (J5) allows the Hammerhead-3U-cPCI board to reset or be reset by other system boards. The connector supports an input reset line to allow the Hammerhead-3U-cPCI to receive reset signals from other boards; it also supports an output reset line to allow the Hammerhead-3U-cPCI to reset other boards.

#### Note

J5 is not normally populated as it interferes with the CompactPCI slot guides. It is available as an ordering option. For more information, contact BittWare sales at (603)226-0404.

*To reset the Hammerhead-3U-cPCI with the external reset connector.* 

- 1. Connect a cable (see Figure 2–2) from the external reset connector (J5) on the Hammerhead-3U-cPCI board to another system board.
- 2. Any reset that occurs on the Hammerhead-3U-cPCI reset source causes a reset on all Hammerhead-3U-cPCI reset targets.

+3.3V NC -NC 2 EXTGRPRSTIN\* NC -NC +3.3V NC NC -GND EXTGRPRSTIN\* GND NC NC EXTGRPRSTOUT\* GND NC 5 Up to 250 GND boards 6 EXTGRPRSTOUT\* NC -NC 2 Hammerhead-3U-cPCI EXTGRPRSTIN\* **Reset Source** NC -NC NC -GND GND NC -EXTGRPRSTOUT\* Hammerhead-3U-cPCI \* Active Low

Figure 2-2 Cable Details for the Hammerhead-3U-cPCI's External Reset Connectors

# 2.5.3 Resetting the Board via the PCI Interface

A register bit in the SharcFIN ASIC allows the board to be reset from the host PC. This bit is B0 of the register located at Byte offset 0x58 from the base of Base Address Register 0 (BAR0). When the register is written, all components on the board will be reset. Complete this reset procedure regardless of other reset methods to ensure hardware and software initialization.

Reset Targets

# 2.5.4 Resetting Any Attached PMC+ Cards

The PMC+ interface on the Hammerhead-3U-cPCI features a reset line that allows the Hammerhead-3U-cPCI to reset a PMC+ board that is attached to it.

38 User's Guide Hammerhead-3U-cPCI

# Chapter 3

# **Overview of the Hardware Components**

This chapter shows where the Hammerhead-3U-cPCI's major components, connectors, and configuration jumpers are located and briefly describes each components' function. Section 3.1 describes the layout and function of the major components, section 3.2 describes the external connectors, and section 3.3 describes the configuration jumpers. This chapter covers the following components and connectors, and jumpers:

- · SharcFIN ASIC
- ADSP-21160 DSPs
- PCI-to-PCI bridge
- Flash memory
- SDRAM
- · On-board oscillators
- RS-232 UART
- · Watchdog timer
- LEDs
- CompactPCI interface
- Rear panel I/O
- External power connector
- Flag I/O connector
- RS-232 connector
- PMC+ interface
- SODIMM connector
- · JTAG header
- Configuration jumpers

This section briefly describes the function of each major component on the board and shows where each is located. Figure 3–1 shows the components on the top side of the board.

Figure 3–1 Location of the Hammerhead-3U-cPCI's Major Components (Top)



Figure 3-2 Location of the Hammerhead-3U-cPCI's Major Components (Bottom)



#### SharcFIN ASIC

The Hammerhead-3U-cPCI features a single SharcFIN ASIC. BittWare's SharcFIN ASIC flexibly interfaces the ADSP-21160 DSPs to a wide range of the Hammerhead-3U-cPCI's interfaces, including 64/66 MHz PCI bus (rev. 2.2 compliant), SDRAM, UART, I²C™ serial ports, Flash, and a general-purpose expansion bus (the 8-bit peripheral bus). The SharcFIN also provides a feature-rich set of DMA functions and interrupt options to support very high-speed, real-time data flow with a minimum of processor overhead. The following is a list of the SharcFIN's features:

- 64-bit, 66 MHz PCI rev. 2.2 compliant interface (528 MB/s burst)
- · Connected to 64-bit, 40 MHz ADSP-21160 cluster bus
- Connected to the Hammerhead-3U-cPCI's peripheral bus
  - 8 bits wide @ 20 MHz
  - · Accessible from the ADSP-21160 cluster bus and the PCI bus
  - Flash interface for SHARC boot and non-volatile data storage
- Six independent FIFOs (2.4 KB total)
  - Four DMA buffers, 64×64 each (two transmit, two receive)
  - Two target buffers, 32×64 write, 16×64 read
- Direct, single PCI access from the ADSP-21160 cluster bus
- 16-byte configurable PCI mailbox registers
- I<sub>2</sub>O<sup>™</sup> V1.5 compliant
- Programmable interrupt multiplexer: 10 inputs, 7 outputs (one of each dedicated to PCI)
- SDRAM controller on ADSP-21160 cluster bus; supports up to 512 MB
- Standard UART and I<sup>2</sup>C interface

# 3.1.1 Analog Devices ADSP-21160 DSPs

The Hammerhead-3U-cPCI features four ADSP-21160 SHARC processors from Analog Devices, arranged in a single cluster. The Hammerhead-3U-cPCI's processors have a total of 1920 MFLOPs of processing power and operate at 80 MHz. Each processor supports two I<sup>2</sup>S serial ports, 14 DMA channels, four flags, three interrupts, and six link ports. Each processor also features 4 MB of dual-ported on-chip SRAM.

### 3.1.2 PCI-to-PCI Bridges

The Hammerhead-3U-cPCI has a transparent 64-bit, 66 MHz PCI-to-PCI bridge chip (Intel 21154-BC from Intel Corporation), which provides the bridge between the 32-bit primary PCI bus and the 64-bit secondary PCI bus. Section 4.3.2 explains the function of each bridge in more detail.

## 3.1.3 Memory

# Flash Memory

The 2 MB bank of Flash memory stores boot programs that the processors can load, enabling the Hammerhead-3U-cPCI to boot without a host computer (see section 5.2). The ADSP-21160s can also read, write, and erase the Flash, which allows them to use it as non-volatile storage space.

#### **SDRAM**

The Hammerhead-3U-cPCI has a standard 144-pin SODIMM that supports 64, 128, 256, or 512 MB SDRAM modules to the board for banked external memory. The SDRAM is available to the ADSP-21160 DSPs at 40 MHz via the ADSP-21160 cluster bus.

### 3.1.4 On-board Oscillators

The Hammerhead-3U-cPCI has two on-board oscillators: one for the DSP cluster, and one for the RS-232 UARTs.

#### SHARC Oscillators

The 40 MHz system oscillator chip (Y1) provides the  $1 \times$  clock for the four ADSP-21160 DSPs in the cluster.

#### **UART Oscillator**

An 18.432 MHz oscillator chip (Y2) provides the clock for the RS-232 UART.

Chapter 3 43

#### 3.1.5 UART

The Hammerhead-3U-cPCI features a dual RS-232 UART. The dual UART interfaces serial data from the RS-232 ports to the ADSP-21160 DSPs.

## 3.1.6 Watchdog Timer

The Hammerhead-3U-cPCI's watchdog timer helps to ensure that the Hammerhead-3U-cPCI is operating properly. It is also useful for standalone applications that need to restart when certain errors occur or a program crashes.

## 3.1.7 LEDs

44

The Hammerhead-3U-cPCI has eight user LEDs, which you can use to indicate certain conditions in the software or to provide feedback. Two LEDs are connected to each ADSP-21160, each LED corresponding to a different ADSP-21160 flag.

This section briefly describes the function of each external connector on the board and shows where they are located (see Figure 3–3 below). It also provides the pinouts for the connectors.

Figure 3–3 Layout of the External Connectors



Table 3–1 below gives an overview of the connectors and their functions.

**Table 3–1** Overview of the External Connectors

| Connector          | Ref Des             | Туре    | Description                                                         |
|--------------------|---------------------|---------|---------------------------------------------------------------------|
| CompactPCI         | P1                  | cPCI    | 32-bit, 66 MHz CompactPCI interface                                 |
| Rear Panel I/O     | P2                  | cPCI    | Rear panel I/O with external link and serial ports                  |
| Flag I/O           | J1                  | 16-in   | Access to FLAG2 and FLAG3 on each processor                         |
| RS-232 Port        | J2                  | 10-pin  | External RS-232 serial interface via dual UART                      |
| SODIMM             | 13                  | 144-pin | Connection for standard 144-pin SODIMM SDRAM modules                |
| JTAG Header        | J4                  | 14-pin  | Connection for an ICE in-circuit emulator                           |
| External Reset *   | J5                  | 6-pin   | Connection for external reset signals                               |
| PMC+ Interface     | J7, J8,<br>J10, J11 | 64-pin  | Connection for BittWare PMC+ I/O module or for standard PMC module  |
| External Power*    | J9                  | 8-pin   | Connection for $+3.3V$ , $+5V$ , and $\pm12V$ external power supply |
| JTAG Boundary Scan | J6                  | 10-pin  | Manufacturer use only                                               |

<sup>\*</sup> Connector is unpopulated and is available as an ordering option. For more information, contact the BittWare sales department.

# 3.2.1 CompactPCI Connector

Rear panel connector P1 is the 32-bit, 66 MHz CompactPCI interface. The connector consists of six rows of 22 pins. Table 3-2 gives the connector pinout.

 Table 3-2
 CompactPCI Interface Pinout (P1)

|     |     | P1:A    | P1:B   | P1:C   | P1:D   | P1:E   | P1:F |
|-----|-----|---------|--------|--------|--------|--------|------|
| 22  | GND | VDD     | REQ64# | BRSV   | P33V   | VDD    | GND  |
| 21  | GND | AD1     | VDD    | V(I/O) | AD0    | ACK64# | GND  |
| 20  | GND | P33V    | AD4    | AD3    | VDD    | AD2    | GND  |
| 19  | GND | AD7     | GND    | P33V   | AD6    | AD5    | GND  |
| 18  | GND | P33V    | AD9    | AD8    | M66EN# | C/BEO# | GND  |
| 17  | GND | AD12    | GND    | V(I/O) | AD11   | AD10   | GND  |
| 16  | GND | P33V    | AD15   | AD14   | GND    | AD13   | GND  |
| 15  | GND | SERR#   | GND    | P33V   | PAR    | C/BE1# | GND  |
| 14  | GND | P33V    | SDONE  | SBO#   | GND    | PERR#  | GND  |
| 13  | GND | DEVSEL# | GND    | V(I/O) | STOP#  | LOCK#  | GND  |
| 12  | GND | P33V    | FRAME# | IRDY#  | GND    | TRDY#  | GND  |
| 11  | GND | AD18    | AD17   | AD16   | GND    | C/BE2# | GND  |
| 10  | GND | AD21    | GND    | P33V   | AD20   | AD19   | GND  |
| 9   | GND | C/BE3#  | IDSEL  | AD23   | GND    | AD22   | GND  |
| 8   | GND | AD26    | GND    | V(I/O) | AD25   | AD24   | GND  |
| 7   | GND | AD30    | AD29   | AD28   | GND    | AD27   | GND  |
| 6   | GND | REQ#    | GND    | P33V   | CLK    | AD31   | GND  |
| 5   | GND | BRSV    | BRSV   | RST#   | GND    | GNT#   | GND  |
| 4   | GND | BRSV    | GND    | V(I/O) | INTP   | INTS   | GND  |
| 3   | GND | INTA#   | INTB#  | INTC#  | VDD    | INTD#  | GND  |
| 2   | GND | TCK     | VDD    | TMS    | TDO    | TD1    | GND  |
| 1   | GND | VDD     | N12V   | TRST#  | P12V   | VDD    | GND  |
| Row | Z   | A       | В      | С      | D      | E      | F    |

Chapter 3
Overview of the Hardware Components

## 3.2.2 Rear Panel I/O

Connector P2 on the rear panel provides rear panel I/O for the DSP cluster. The connector consists of six rows of 22 pins and provides four link ports, a TDM serial port, flags, interrupts, and the peripheral bus. Table 3-3 gives the connector pinouts.

**Table 3–3** Rear Panel I/O Pinout (P2)

|     |     | P2:A             | P2:B             | P2:C | P2:D             | P2:E             | P2:F |                      |
|-----|-----|------------------|------------------|------|------------------|------------------|------|----------------------|
| 22  | GND | PRA_D04          | PRA_D05          | GND  | PRA_D06          | PRA_D07          | GND  | Peripheral           |
| 21  | GND | PRA_DOO          | PRA_D01          | GND  | PRA_D02          | PRA_D03          | GND  | Bus                  |
| 20  | GND | PRA_PRSEL*       | PRA_A00          | GND  | PRA_A01          | PRA_A02          | GND  |                      |
| 19  | GND | PA_SCL           | PA_SDA           | GND  | PRA_RD*          | PRA_WR*          | GND  |                      |
| 18  | GND | P33V             | VDD              | GND  | HA_EXTGRPRSTOUT  | HA_EXTGRPRSTIN   | GND  | General <sub>*</sub> |
| 17  | GND | HA1_I2<br>HA2_F3 | HA2_I2<br>HA1_F3 | GND  | HA3_I2<br>HA4_F3 | HA4_I2<br>HA3_F3 | GND  | purpose              |
| 16  | GND | HA_EXTTXD1       | HA_EXTCTS1       | GND  | HA_EXTRTS1       | HA_EXTRXD1       | GND  |                      |
| 15  | GND | HA_TDMRD1        | HA_TDMTRC1       | GND  | NC               | HA_TDMTD1        | GND  | External             |
| 14  | GND | NC               | HA_TDMRFS1       | GND  | XHA_TDMTFS1      | NC               | GND  | TDM                  |
| 13  | GND | NC               | NC               | GND  | NC               | NC               | GND  | serial port          |
| 12  | GND | EA_L4ACK         | EA_L4CLK         | GND  | NC               | NC               | GND  | External             |
| 11  | GND | EA_L4DAT4        | EA_L4DAT5        | GND  | EA_L4DAT6        | EA_L4DAT7        | GND  | link port 4          |
| 10  | GND | EA_L4DAT0        | EA_L4DAT1        | GND  | EA_L4DAT2        | EA_L4DAT3        | GND  |                      |
| 9   | GND | EA_L3ACK         | EA_L3CLK         | GND  | NC               | NC               | GND  | External             |
| 8   | GND | EA_L3DAT4        | EA_L3DAT5        | GND  | EA_L3DAT6        | EA_L3DAT7        | GND  | link port 3          |
| 7   | GND | EA_L3DAT0        | EA_L3DAT1        | GND  | EA_L3DAT2        | EA_L3DAT3        | GND  |                      |
| 6   | GND | EA_L2ACK         | EA_L2CLK         | GND  | NC               | NC               | GND  | External             |
| 5   | GND | EA_L2DAT4        | EA_L2DAT5        | GND  | EA_L2DAT6        | EA_L2DAT7        | GND  | link port 2          |
| 4   | GND | EA_L2DAT0        | EA_L2DAT1        | GND  | EA_L2DAT2        | EA_L2DAT3        | GND  |                      |
| 3   | GND | EA_L1ACK         | EA_L1CLK         | GND  | NC               | NC               | GND  | External             |
| 2   | GND | EA_L1DAT4        | EA_L1DAT5        | GND  | EA_L1DAT6        | EA_L1DAT7        | GND  | link port 1          |
| 1   | GND | EA_L1DAT0        | EA_L1DAT1        | GND  | EA_L1DAT2        | EA_L1DAT3        | GND  |                      |
| Row | Z   | A                | В                | С    | D                | E                | F    |                      |

Power, flags, interrupts, reset, RS-232

The 16-pin flag I/O connector (J1) allows access to the FLAG2 and FLAG3 signals on each ADSP-21160 DSP. This access to the ADSP-21160s' flags allows you to input and output signals directly to the processors. Because the connector is directly routed to the ADSP-21160s, the circuit is diode protected to GND and 3.3V to shield the processors from voltage overload.

Figure 3-4 Location of the Flag I/O pins



Table 3-4Flag I/O Connector Pinout (J1))

| Pin | Signal           | Description                   | Pin | Signal |
|-----|------------------|-------------------------------|-----|--------|
| 1   | HA1_F2           | 21160-1 FLAG2                 | 2   | GND    |
| 3   | HA1_F3<br>HA2_I2 | 21160-1 FLAG3<br>21160-2 IRQ2 | 4   | GND    |
| 5   | HA2_F2           | 21160-2 FLAG2                 | 6   | GND    |
| 7   | HA2_F3<br>HA1_I2 | 21160-2 FLAG3<br>21160-1 IRQ2 | 8   | GND    |
| 9   | HA3_F2           | 21160-3 FLAG2                 | 10  | GND    |
| 11  | HA3_F3<br>HA4_I2 | 21160-3 FLAG3<br>21160-4 IRQ2 | 12  | GND    |
| 13  | HA4_F2           | 21160-4 FLAG2                 | 14  | GND    |
| 16  | HA4_F3<br>HA3_I2 | 21160-4 FLAG3<br>21160 IRQ2   | 16  | GND    |
|     | 11/10_12         |                               |     |        |

The Hammerhead-3U-cPCI is configured with a 10-pin RS-232 connector (J2). The connector transports serial data between the host and the UART, which interfaces the data between the RS-232 connector and the ADSP-21160 processors. Figure 3–4 shows where the connector pins are located, and Table 3–4 gives the connector pinout.





**Table 3–5** RS-232 Connector Pinout (J2)

| Pin <sup>*</sup> | Signal | Pin | Signal |
|------------------|--------|-----|--------|
| 1                |        | 2   |        |
| 3                | TXD    | 4   | CTS    |
| 5                | RXD    | 6   | RTS    |
| 7                |        | 8   | NC     |
| 9                | GND    | 10  | NC     |

Pins 1, 2, and 7 (Carrier Detect, Data Set Ready, and Data Terminal Ready) are jumpered.

#### 3.2.5 SODIMM Connector

The Hammerhead-3U-cPCI has an industry-standard 144-pin connection (J3) for a standard SODIMM module. The SODIMMs are available in 64, 128, 256, and 512 MB modules.

#### 3.2.6 JTAG Header

The JTAG header (J4) allows in-circuit emulation with an optional ICE emulator (available from Analog Devices). All four ADSP-21160 DSPs are connected to the JTAG connector. Appendix A explains how to connect an emulator to the Hammerhead-3U-cPCI. Figure 3–5 shows the location of the JTAG header pins, and Table 3–5 gives the pinout.

Figure 3-6 Location of the JTAG Header Pins



**Table 3-6** JTAG Header Pinout (J4)

| Pin | Signal | Pin | Signal |
|-----|--------|-----|--------|
| 1   | GND    | 2   | EMU    |
| 3   | KEY    | 4   | CLK    |
| 5   | BTMS   | 6   | TMS    |
| 7   | BTCK   | 8   | TCK    |
| 9   | BTRST  | 10  | TRST   |
| 11  | BTDI   | 12  | TDI    |
| 13  | GND    | 14  | TDO    |
|     |        |     |        |

**Chapter 3**Overview of the Hardware Components

The Hammerhead-3U-cPCI's reset connector (J5) allows one board to reset other boards in the same system. The connector supports an output reset line, which allows the Hammerhead-3U-cPCI to reset other boards. It also supports an input reset line, which allows Hammerhead-3U-cPCI to accept a reset signal from another board.

If the input signal is driven low, the board will perform a hardware reset on all four SHARCs in the cluster. The input signal is pulled up with a 10K resistor. If the output signal is driven low, the board will output a reset signal to other boards. When the output is connected to group reset, it can drive a reset signal to up to 250 boards. If the output signal is tied to the board's hardware reset line, it is driven low by either a host board reset or by a watchdog reset.

#### Note

The external reset connector is unpopulated and is available as an ordering option. For more information, contact BittWare sales at (603)226-0404 or by e-mail at sales@bittware.com.

Figure 3-7 Location of the External Reset Connector Pins

**Table 3–7** External Reset Connector Pinout (J5)

**J**5

| Pin | Signal | Pin | Signal          |
|-----|--------|-----|-----------------|
| 1   | NC     | 2   | HA_EXTGRPRSTIN  |
| 3   | NC     | 4   | GND             |
| 5   | GND    | 6   | HA_EXTGRPRSTOUT |

## 3.2.8 PMC+ Site

The Hammerhead-3U-cPCI features a PMC+ site. You can attach either standard PMC modules or BittWare PMC+ I/O modules to the PMC+ site.

The PMC+ site consists of four 64-pin connectors. Three connectors are standard PMC connectors (J7, J8, J10) that provide the 64-bit, 66 MHz PCI interface. The fourth connector (J11) is a 64-pin PMC+ connector that connects BittWare's PMC+ I/O modules directly to the ADSP-21160 processors via four link ports, a serial TDM bus, two PMC-to-host interrupts, two host-to-PMC interrupts, and a reset line. Table 3–6 gives the connector pinout for the PMC+ site.

# Warning!

BittWare uses Jn4\* of the PMC connectors (see Table 3–8) for our PMC+ extensions. If you are mounting a PMC card that uses the Jn4 connector and is not from BittWare, the PMC card may have incompatibilities with the PMC+ (Jn4) connector on the Hammerhead-3U-cPCI. Call BittWare technical support for assistance.

\* Jn4 is the connector number assigned to the fourth (user-definable) PMC connector in the IEEE P1386.1 Standard Physical and Environmental Layers for PCI Mezzanine Cards: PMC (PMC specification).

Chapter 3

Overview of the Hardware Components

 Table 3-8
 PMC+ Site Connector Pinout

J8 (PMC Jn1)

J10 (PMC Jn2)

| Pin | Signal   | Pin | Signal   | Pin | Signal   | Pin | Signal   |
|-----|----------|-----|----------|-----|----------|-----|----------|
| 1   | TCK      | 2   | N12V     | 1   | P12V     | 2   | TRST     |
| 3   | GND      | 4   | ĪNTA     | 3   | TMS      | 4   | TDO      |
| 5   | ĪNTB     | 6   | INTC     | 5   | TDI      | 6   | GND      |
| 7   | BUSMODE1 | 8   | VDD      | 7   | GND      | 8   | PCI-RSVD |
| 9   | INTD     | 10  | PCI-RSVD | 9   | PCI-RSVD | 10  | PCI-RSVD |
| 11  | GND      | 12  | PCI-RSVD | 11  | BUSMODE2 | 12  | P33V     |
| 13  | CLK      | 14  | GND      | 13  | RST      | 14  | BUSMODE3 |
| 15  | GND      | 16  | GNT      | 15  | P33V     | 16  | BUSMODE4 |
| 17  | REQ      | 18  | VDD      | 17  | PCI-RSVD | 18  | GND      |
| 19  | V(I/O)   | 20  | AD[31]   | 19  | AD[30]   | 20  | AD[29]   |
| 21  | AD[28]   | 22  | AD[27]   | 21  | GND      | 22  | AD[26]   |
| 23  | AD[25]   | 24  | GND      | 23  | AD[24]   | 24  | P33V     |
| 25  | GND      | 26  | C/BE[03] | 25  | IDSEL    | 26  | AD[23]   |
| 27  | AD[22]   | 28  | AD[21]   | 27  | P33V     | 28  | AD[20]   |
| 29  | AD[19]   | 30  | VDD      | 29  | AD[18]   | 30  | GND      |
| 31  | V(I/O)   | 32  | AD[17]   | 31  | AD[16]   | 32  | C/BE[2]  |
| 33  | FRAME    | 34  | GND      | 33  | GND      | 34  | PMC-RSVD |
| 35  | GND      | 36  | IRDY     | 35  | TRDY     | 36  | P33V     |
| 37  | DEVSEL   | 38  | VDD      | 37  | GND      | 38  | STOP     |
| 39  | GND      | 40  | LOCK     | 39  | PERR     | 40  | GND      |
| 41  | SDONE    | 42  | SBO      | 41  | P33V     | 42  | SERR     |
| 43  | PAR      | 44  | GND      | 43  | C/BE[1]  | 44  | GND      |
| 45  | V(I/O)   | 46  | AD[15]   | 45  | AD[14]   | 46  | AD[13]   |
| 47  | AD[12]   | 48  | AD[11]   | 47  | GND      | 48  | AD[10]   |
| 49  | AD[09]   | 50  | VDD      | 49  | AD[08]   | 50  | P33V     |
| 51  | GND      | 52  | C/BE[0]  | 51  | AD[07]   | 52  | PMC-RSVD |
| 53  | AD[06]   | 54  | AD[05]   | 53  | P33V     | 54  | PMC-RSVD |
| 55  | AD[04]   | 56  | GND      | 55  | PMC-RSVD | 56  | GND      |
| 57  | V(I/O)   | 58  | AD[03]   | 57  | PMC-RSVD | 58  | PMC-RSVD |
| 59  | AD[02]   | 60  | AD[01]   | 59  | GND      | 60  | PMC-RSVD |
| 61  | AD[00]   | 62  | VDD      | 61  | ACK64    | 62  | P33V     |
| 63  | GND      | 64  | REQ64    | 63  | GND      | 64  | PMC-RSVD |

# J7 (PMC Jn3)

# J11 (PMC+ Jn4)

| Pin | Signal   | Pin | Signal   | Pin | Signal        | Pin | Signal        |
|-----|----------|-----|----------|-----|---------------|-----|---------------|
| 1   | PCI-RSVD | 2   | GND      | 1   | TDMTD         | 2   | TDMRFS        |
| 3   | GND      | 4   | C/BE[7]  | 3   | TDMRD         | 4   | TDMTRC        |
| 5   | C/BE[6]  | 6   | C/BE[5]  | 5   | GND           | 6   | GND           |
| 7   | C/BE[4]  | 8   | GND      | 7   | L1CLK/L1TXCLK | 8   | L1ACK/L1RXCLK |
| 9   | V(I/O)   | 10  | PAR64    | 9   | GND           | 10  | GND/L1FSYNC   |
| 11  | AD[63]   | 12  | AD[62]   | 11  | L1DAT0        | 12  | L1DAT1        |
| 13  | AD[61]   | 14  | GND      | 13  | L1DAT2        | 14  | L1DAT3        |
| 15  | GND      | 16  | AD[60]   | 15  | L1DAT4        | 16  | L1DAT5        |
| 17  | AD[59]   | 18  | AD[58]   | 17  | L1DAT6        | 18  | L1DAT7        |
| 19  | AD[57]   | 20  | GND      | 19  | GND           | 20  | GND           |
| 21  | V(I/O)   | 22  | AD[56]   | 21  | L2CLK/L2TXCLK | 22  | L2ACK/L2RXCLK |
| 23  | AD[55]   | 24  | AD[54]   | 23  | GND           | 24  | GND/L2FSYNC   |
| 25  | AD[53]   | 26  | GND      | 25  | L2DAT0        | 26  | L2DAT1        |
| 27  | GND      | 28  | AD[52]   | 27  | L2DAT2        | 28  | L2DAT3        |
| 29  | AD[51]   | 30  | AD[50]   | 29  | L2DAT4        | 30  | L2DAT5        |
| 31  | AD[49]   | 32  | GND      | 31  | L2DAT6        | 32  | L2DAT7        |
| 33  | GND      | 34  | AD[48]   | 33  | GND           | 34  | GND           |
| 35  | AD[47]   | 36  | AD[46]   | 35  | L3CLK/L3TXCLK | 36  | L3ACK/L3RXCLK |
| 37  | AD[45]   | 38  | GND      | 37  | GND           | 38  | GND/L3FSYNC   |
| 39  | V(I/O)   | 40  | AD[44]   | 39  | L3DAT0        | 40  | L3DAT1        |
| 41  | AD[43]   | 42  | AD[42]   | 41  | L3DAT2        | 42  | L3DAT3        |
| 43  | AD[41]   | 44  | GND      | 43  | L3DAT4        | 44  | L3DAT5        |
| 45  | GND      | 46  | AD[40]   | 45  | L3DAT6        | 46  | L3DAT7        |
| 47  | AD[39]   | 48  | AD[38]   | 47  | GND           | 48  | GND           |
| 49  | AD[37]   | 50  | GND      | 49  | L4CLK/L4TXCLK | 50  | L4ACK/L4RXCLK |
| 51  | GND      | 52  | AD[36]   | 51  | GND           | 52  | GND/L4FSYNC   |
| 53  | AD[35]   | 54  | AD[34]   | 53  | L4DAT0        | 54  | L4DAT1        |
| 55  | AD[33]   | 56  | GND      | 55  | L4DAT2        | 56  | L4DAT3        |
| 57  | V(I/O)   | 58  | AD[32]   | 57  | L4DAT4        | 58  | L4DAT5        |
| 59  | PCI-RSVD | 60  | PCI-RSVD | 59  | L4DAT6        | 60  | L4DAT7        |
| 61  | PCI-RSVD | 62  | GND      | 61  | GND           | 62  | RST           |
| 63  | GND      | 64  | PCI-RSVD | 63  | SCL           | 64  | SDA           |

The Hammerhead-3U-cPCI has an external power connector (J9) to provide power to the board when it is operating in standalone mode. The external power connector is an 8-pin connector that supplies +3.3V, +5V, +12V, and -12V to the Hammerhead-3U-cPCI. Figure 3–6 shows the location of the pins on the external power connector (J9), and Table 3-7 gives the connector pinout. Section 2.2.3 explains how to connect an external power supply to the connector.

#### Note

The external power connector is unpopulated and is available as an ordering option. For more information, contact BittWare sales at (603)226-0404 or by e-mail at sales@bittware.com.





**Table 3–9** External Power Connector Pinout (J9)

| Pin | Signal |
|-----|--------|
| 1   | GND    |
| 2   | +12V   |
| 3   | GND    |
| 4   | VDD    |
| 5   | GND    |
| 6   | +3.3V  |
| 7   | GND    |
| 8   | -12V   |

# 3.2.10 External Interrupt Input

JP4 provides a direct path for external interrupts to the SharcFIN ASIC via the SharcFIN's PR\_INT signal. The PR\_INT signal allows an interrupt to the SharcFIN from the peripheral bus. External interrupts can be input via JP4. However, JP4 and the PR\_INT line are wired together; therefore, only one of them should be used. To input your external interrupts, attach a ground wire to pin 2 of JP4 and a signal wire to pin 1. Since the connector is directly routed to the SharcFIN, the circuit is diode protected to GND and 3.3V to shield the SharcFIN from voltage overload.

This section shows where each of the Hammerhead-3U-cPCI's configuration jumpers and switches is located (see Figure 3–9 below) and gives a short description of each (see Table 3–10).

Figure 3-9 Layout of the Configuration Jumpers and Switches



The Hammerhead-3U-cPCI has ten configuration jumpers, which allow you to configure and control certain features of the board. Table 3–9 gives an overview of the jumpers, and section 2.2.1 describes their settings in detail.

 Table 3-10
 Overview of the Configuration Jumpers

| Jumper | Name                              | Description                                                                                                |
|--------|-----------------------------------|------------------------------------------------------------------------------------------------------------|
| JP1    | 21160-2 through 21160-4 boot mode | Sets 21160-2 through 21160-4 to boot from host computer, on-board Flash, or remote processor via link port |
| JP2    | 21160-1 boot mode                 | Sets 21160-1 to boot from host computer, on-<br>board Flash, or remote processor via link port             |
| JP3    | 21160 bus priority                | Selects "fixed" or "rotating" bus priority scheme for ADSP-21160 cluster B DSPs                            |
| JP4    | External Interrupt Input          | Input for external interrupt signal to SharcFIN                                                            |
| JP5    | Secondary PCI Bus Speed           | Sets the secondary PCI bus to either 33 MHz or 66 MHz, depending on the primary PCI bus speed              |
| JP6    | Secondary PCI Signal Level        | Sets the signal level of the secondary PCI bus to either 3.3 or 5 volts                                    |
| JP7    | Standalone Primary PCI<br>Voltage | Jumper must be on to operate board in standalone mode                                                      |
| JP8    | Standalone Mode Reset             | Jumper must be on to operate board in standalone mode                                                      |
| JP9    | Primary PCI Bus Speed             | Sets the speed for primary PCI bus to either 33 MHz or 66 MHz                                              |
| JP10   | Standalone Mode Clock             | Jumper must be on to operate board in standalone mode                                                      |

In addition to its configuration jumpers, the Hammerhead-3U-cPCI also has a dip switch (S1), which allows you to configure the connections of the external TDM serial port. Section 2.2.2 explains how to use it to configure the TDM serial connections.

# Chapter 4

# Hammerhead-3U-cPCI Board Architecture

This chapter discusses the architecture of the board, describing how the ADSP-21160 DSPs communicate with other DSPs, with the host, and with other I/O peripherals on and off the board. This chapter covers the following topics:

- the DSPs' memory structure
- the connections of the DSPs' serial ports
- the connections of the DSPs' link ports
- the connections of the DSPs' flags and interrupts
- the connections to the DSPs' 64-bit cluster bus
- the structure of the PCI interface (including the SharcFIN ASIC, primary and secondary PCI buses, and peripheral bus)
- the connections available via the PMC+ interface

This section briefly describes how data flows through the Hammerhead-3UcPCI board. The sections that follow discuss the board's architecture in more detail.

Figure 4-1 Architecture of the Hammerhead-3U-cPCI System



The Hammerhead-3U-cPCI features four ADSP-21160 DSPs arranged in a single cluster. It also features a 64-bit 66 MHz local PCI bus, a 64-bit 40 MHz ADSP-21160 cluster bus, a bank of up to 512 MB of SDRAM, a 2 MB bank of Flash memory, a dual UART, a PMC+ interface, a SharcFIN ASIC, and a PCIto-PCI bridge to the 32-bit, 66 MHz CompactPCI backplane.

The 64-bit, 40 MHz cluster bus interconnects the four DSPs in the cluster and provides access to the bank of SDRAM. The ADSP-21160 cluster bus connects to the SharcFIN ASIC, which provides a bridge between the DSPs and the 64-bit, 66 MHz PCI bus. A peripheral bus also extends off of the SharcFIN, providing access to the UART and the Flash memory for each cluster.

The PCI bus is broken into two separate buses: a primary and a secondary PCI bus. A PCI-to-PCI bridge chip connects the 32-bit, 66 MHz primary and the 64-bit, 66 MHz secondary PCI buses. The PCI bus connects the host with devices on the ADSP-21160 cluster bus, devices on the peripheral bus, and the PMC interface.

For I/O options, the board features a rear panel I/O connector, an RS-232 port, and a PMC+ interface. The rear panel I/O connector provides external link and serial ports. The RS-232 port connects to the UART to allow serial communication with the ADSP-21160 DSPs. A PMC+ interface extends off of the PCI bus, providing access to standard PMC cards or to BittWare's PMC+ I/O cards. When a BittWare PMC+ card is attached, the PMC+ interface provides two link ports, a TDM serial bus, an  $\rm I^2C$  interface, interrupts, and a reset line directly to the DSPs.

Chapter 4 63

This section gives a short description of the architecture of the ADSP-21160 DSPs. For additional information, refer to the *ADSP-21160 User's Manual* (Analog Devices, Inc.).

#### 4.2.1 Resources Available to the ADSP-21160s

This section discusses the resources available to each processor; resources include memory banks, flags and interrupts, serial ports, and link ports. The following tables summarize how the DSPs' resources are used on the Hammerhead-3U-cPCI. The rows labeled "MS" refer to the DSPs' external memory select lines (MS0–MS3).

**Table 4–1** Resources for 21160-1

|   | MS             | Serial Port | Interrupt                                                | Flag                                                 | Link Port  |
|---|----------------|-------------|----------------------------------------------------------|------------------------------------------------------|------------|
| 0 | SDRAM          | TDM (PMC+)  | SharcFIN*                                                | SharcFIN                                             | PMC L1     |
| 1 | Flash,<br>UART | TDM (P2)    | 21160-3 F1 <sup>†</sup><br>21160-4 F1                    | SharcFIN                                             | 21160-4 L2 |
| 2 | SharcFIN       |             | 21160-2 F2<br>21160-2 F3<br>Flag I/O J1<br>Rear panel P2 | 21160-2 I2<br>LED D1<br>Flag I/O J1<br>Rear panel P2 | 21160-2 L4 |
| 3 |                |             |                                                          | 21160-2 I2<br>LED D2<br>Flag I/O J1<br>Rear panel P2 | 21160-2 L5 |
| 4 |                |             |                                                          |                                                      | RP I/O L1  |
| 5 |                |             |                                                          |                                                      | 21160-4 L3 |

IRQ0, Flag0, and Flag1 on each processor connect to the SharcFIN interrupt multiplexer. From the SharcFIN, you can route them to different locations on the board.

<sup>†</sup> IRO1 on each DSP is hardwired within the SharcFIN.

Table 4–2Resources for 21160-2

|   | MS             | Serial Port | Interrupt                                  | Flag                                                 | Link Port  |
|---|----------------|-------------|--------------------------------------------|------------------------------------------------------|------------|
| 0 | SDRAM          | TDM (PMC+)  | SharcFIN                                   | SharcFIN                                             | PMC+ L2    |
| 1 | Flash,<br>UART | TDM (P3)    | 21160-3 F1<br>21160-4 F1                   | SharcFIN                                             | RP I/O L2  |
| 2 | SharcFIN       |             | 21160-1 F3<br>Flag I/O J1<br>Rear panel P2 | LED D3<br>Flag I/O J1<br>Rear panel P2               | 21160-3 L4 |
| 3 |                |             |                                            | 21160-1 I2<br>LED D4<br>Flag I/O J1<br>Rear panel P2 | 21160-3 L5 |
| 4 |                |             |                                            |                                                      | 21160-1 L2 |
| 5 |                |             |                                            |                                                      | 21160-1 L3 |

Table 4-3Resources for 21160-3

|   | MS             | Serial Port | Interrupt                                  | Flag                                                 | Link Port  |
|---|----------------|-------------|--------------------------------------------|------------------------------------------------------|------------|
| 0 | SDRAM          | TDM (PMC+)  | SharcFIN                                   | SharcFIN                                             | PMC+ L3    |
| 1 | Flash,<br>UART | TDM (P2)    | 21160-1 F1<br>21160-2 F1                   | SharcFIN                                             | RP I/O L3  |
| 2 | SharcFIN       |             | 21160-4 F3<br>Flag I/O J1<br>Rear panel P2 | LED D5<br>Flag I/O J1<br>Rear panel P2               | 21160-4 L4 |
| 3 |                |             |                                            | 21160-4 I2<br>LED D6<br>Flag I/O J1<br>Rear panel P2 | 21160-4 L5 |
| 4 |                |             |                                            |                                                      | 21160-2 L2 |
| 5 |                |             |                                            |                                                      | 21160-2 L3 |

Chapter 4 65

Table 4-4 Resources for 21160-4

|   | MS             | Serial Port | Interrupt                                  | Flag                                                 | Link Port  |
|---|----------------|-------------|--------------------------------------------|------------------------------------------------------|------------|
| 0 | SDRAM          | TDM (PMC)   | SharcFIN                                   | SharcFIN                                             | PMC L4     |
| 1 | Flash,<br>UART | TDM (P2)    | 21160-1 F1<br>21160-2 F1                   | SharcFIN                                             | RP I/O L4  |
| 2 | SharcFIN       |             | 21160-3 F3<br>Flag I/O J1<br>Rear panel P2 | LED D7<br>Flag I/O J1<br>Rear panel P2               | 21160-1 L1 |
| 3 |                |             |                                            | 21160-3 I2<br>LED D8<br>Flag I/O J1<br>Rear panel P2 | 21160-1 L5 |
| 4 |                |             |                                            |                                                      | 21160-3 L2 |
| 5 |                |             |                                            |                                                      | 21160-3 L3 |

#### 4.2.2 ADSP-21160 Memory Structure

This section describes the memory structure of the ADSP-21160 DSPs. The processors can access their own internal memory, the internal memory of other processors in the cluster, and external memory devices.

#### Internal Memory

Internal memory addresses an ADSP-21160 DSP's on-chip, dual-ported SRAM. Each ADSP-21160 DSP has 4 Mbits of on-chip SRAM. The ADSP-21160 SHARC User's Manual gives details about the on-chip SRAM's limitations and how to configure it.

# Multiprocessor Memory

Multiprocessor memory space (MMS) is the on-chip SRAM of other ADSP-21160 DSPs in the cluster. A cluster is up to six ADSP-21160 DSPs that share a common processor bus, and any DSP that is connected to the processor bus shares the MMS. The Hammerhead-3U-cPCI has one cluster of four DSPs; all four DSPs in the cluster share a common bus (the ADSP-21160 cluster bus), and each can view the on-chip SRAM of the other three DSPs in its cluster.

#### External Memory

External memory space consists of other devices that share the ADSP-21160's 64-bit cluster bus. The external memory space is divided into four banked sections of memory and an unbanked section of memory. The four banked

sections contain the SDRAM, the Flash, the UART, and the SharcFin ASIC configuration registers. The unbanked memory is unused. Section 5.1.1 discusses the external memory in more detail.

#### 4.2.3 Serial Port Connections

Each ADSP-21160 DSP has two 40 Mbit/s serial ports, SPORT0 and SPORT1, that provide an I/O interface to a wide variety of peripheral devices. Each serial port has its own set of control registers and data buffers. With a range of clock and frame synchronization options, the SPORTs allow a variety of serial communications protocols and provide a glueless hardware interface to many industry-standard peripherals.

The serial ports can operate at 1/2 the full clock rate of the processor. Since the Hammerhead-3U-cPCI board is populated with 80 MHz ADSP-21160s, the serial ports will operate at 40 MHz. The serial ports support independent transmit and receive functions and can automatically transfer serial port data to and from on-chip memory using DMA block transfers. All serial ports on the Hammerhead-3U-cPCI operate in TDM (time division multiplexed) multichannel mode.

Serial port 0 from each DSP connects to the PMC+ interface, and serial port 1 from each DSP connects to rear panel I/O connector P2. Figure 4–2 illustrates the serial port connections for the DSP cluster.

Chapter 4 67

Figure 4-2 Block Diagram of Serial Port Connections



#### 4.2.4 Link Port Connections

Each ADSP-21160 DSP has six 8-bit, 80 Mbytes/s link ports to allow high-speed communication between the on-board DSPs and DSPs on other boards. The link ports are also available for link booting. They are bi-directional and can operate at frequencies up to the same speed as the DSPs' internal clock, allowing each port transfer up to 8 bits of data per internal clock cycle. One link per DSP connects to rear panel I/O, one connects to the PMC+ interface, and four are connected to other DSPs for interprocessor communication. Figure 4–3 shows the link port connections for the DSP cluster.

Figure 4–3 Block Diagram of Link Port Connections



### 4.2.5 Flag and Interrupt Connections

Each ADSP-21160 DSP has four flags and three interrupts, which you can use to send and receive control signals to and from other devices in the system. Interrupts can come from devices that require the DSP to perform some task on demand or they can alert the DSP that data is available. The flags allow single-bit signalling between the DSP and other devices. The flags are bidirectional, and each flag can be programmed to be either an input or output. Many DSP instructions can be conditioned on a flags's input value, enabling efficient communication and synchronization between multiple processors or other interfaces.

Two flags and two interrupts from each DSP connect to the SharcFIN ASIC; using registers in the SharcFIN, you can configure the routing of those flags and interrupts. The remaining flags from each DSP connect to the other DSPs in the cluster, to LEDs, to rear panel I/O, and to the flag I/O connector. The remaining interrupts connect to the other DSPs in the cluster. Figure 4–4 illustrates the flag and interrupt connections for the DSP cluster.



Figure 4-4 Block Diagram of Flag and Interrupt Connections

**Table 4–5** Flag and Interrupt Connections

|       | 21160-1        | 21160-2        | 21160-3        | 21160-4        |
|-------|----------------|----------------|----------------|----------------|
| Flag0 | SharcFIN       | SharcFIN       | SharcFIN       | SharcFIN       |
| Flag1 | SharcFIN       | SharcFIN       | SharcFIN       | SharcFIN       |
| Flag2 | Flag I/O J1    | Flag I/O J1    | Flag I/O J1    | Flag I/O J1    |
|       | Rear panel P2  | Rear panel P2  | Rear panel P2  | Rear panel P2  |
|       | LED D1         | LED D3         | LED D5         | LED D7         |
| Flag3 | Flag I/O J1    | Flag I/O J1    | Flag I/O J1    | Flag I/O J1    |
|       | Rear panel P2  | Rear panel P2  | Rear panel P2  | Rear panel P2  |
|       | 21160-2 I2     | 21160-1 I2     | 21160-4 I2     | 21160-3 I2     |
|       | LED D2         | LED D4         | LED D6         | LED D8         |
| IRQ0  | SharcFIN       | SharcFIN       | SharcFIN       | SharcFIN       |
| IRQ1  | 21160-3 F1     | 21160-3 F1     | 21160-1 F1     | 21160-1 F1     |
|       | 21160-4 F1     | 21160-4 F1     | 21160-2 F1     | 21160-2 F1     |
| IRQ2  | 21160-2 F3     | 21160-1 F3     | 21160-4 F3     | 21160-3 F3     |
|       | Flag I/O to J1 |
|       | Rear Panel     | Rear Panel     | Rear Panel     | Rear Panel     |

# **SharcFIN Flags and Interrupts**

Two flags and two interrupts from each DSP connect to the SharcFIN ASIC. IRQ1 from each DSP is hardwired (non-configurable) within the SharcFIN with the following connections:

- 21160-1 IRQ1 is hardwired to 21160-3 FLAG1 and 21160-4 FLAG1.
- 21160-2 IRQ1 is hardwired to 21160-3 FLAG1 and 21160-4 FLAG1.
- 21160-3 IRQ1 is hardwired to 21160-1 FLAG1 and 21160-2 FLAG1.
- 21160-4 IRQ1 is hardwired to 21160-1 FLAG1 and 21160-2 FLAG1.

FLAG0 and FLAG1, and IRQ0 from each DSP connect to the SharcFIN interrupt multiplexer. Using registers in the SharcFIN's configuration space, you can configure the routing of those flags and interrupts. FLAG0 and FLAG1 are inputs to the multiplexer, and IRQ0 is an output from the multiplexer. Table 4-5 lists the flag and interrupt connections for each DSP.

Using the SharcFIN interrupt multiplexer, you can configure the DSPs to receive interrupts from the following sources:

- peripheral bus
- PCI bus
- UART
- other DSPs in the same cluster
- · PMC interface
- DMA interrupt

# Interprocessor Flags and Interrupts

Each DSP can generate and receive interrupts to and from the other three DSPs in its cluster. One interrupt (IRQ2) on each processor receives interrupts from a flag (FLAG3) on another processor. IRQ2 and FLAG3 on 21160-1 and 21160-2 are interconnected, and IRQ2 and FLAG3 on 21160-3 and 21160-4 are interconnected. Table 4–5 shows the flag and interrupt connections for each DSP.

## Flag Connections to LEDs and Test Points

Two flags (FLAG2 and FLAG3) and one interrupt (IRQ2) from each DSP connect to LEDs and the flag I/O connector, J1.

### Flag and Interrupt Connections to the Rear Panel

Two flags (FLAG2 and FLAG3) and one interrupt (IRQ2) from each DSP connect to rear panel I/O (P2). The flags are outputs only, and the interrupts are bi-directional.

#### 4.2.6 ADSP-21160 Cluster Bus

The ADSP-21160 cluster bus is a 40 MHz, 64-bit bus that connects the four ADSP-21160 processors in the cluster and a bank of up to 512 MB SDRAM. It is connected to the PCI interface through the SharcFIN ASIC. The ADSP-21160 cluster bus is a 64-bit data, 32-bit address bus and uses 3.3 volt signaling. It allows transactions between the ADSP-21160s, the SDRAM, and the PCI-to-DSP bridge.

The ADSP-21160 cluster bus has access to the secondary PCI bus via a single PCI access channel capable of reading or writing single words from the PCI bus. The reads or writes may be memory mapped, I/O mapped, or configuration operations.

The ADSP-21160 cluster bus has access to the peripheral bus via

- BMS
- MS1

The Hammerhead-3U-cPCI PCI interface consists of a 32-bit, 66 MHz local PCI bus with bus-mastering capability, which is connected to a PCI-to-PCI bridge chip, which then connects to a 32-bit, 66 MHz compactPCI backplane. The PCI bus interface gives the host direct access to the ADSP-21160 processors, the SDRAM, and the Flash RAM. It also provides access to PMC or I/O modules on the PMC+ site. Figure 4–5 is a block diagram of the PCI interface.

Figure 4–5 Block Diagram of the PCI Interface Architecture



#### 4.3.1 Overview of the SharcFIN Architecture

The Hammerhead-3U-cPCI features a BittWare SharcFIN ASIC. The SharcFIN interfaces the ADSP-21160 DSPs to the PCI bus, SDRAM, and devices on the peripheral bus. It also provides an interrupt multiplexer to allow you to configure the interrupt connections on the board. This section provides an overview of the SharcFIN architecture. Figure 4–5 below is a simplified block diagram of the SharcFIN architecture as it is implemented on the Hammerhead-3U-cPCI board.

SharcFIN™ FIFOs & **UART** PCI Bus I/F I<sup>2</sup>C/Serial DMA Controller Peripheral Bus **Engines** F Memory Interrupt Controller MUX Flash SHARC Bus I/F Interrupts **SDRAM** SHAR® Bulk DSP(s) Memory

Figure 4-6 Simplified Block Diagram of the SharcFIN Architecture

Chapter 4 75

#### Interface to ADSP-21160 Cluster Bus

The first function of the SharcFIN is to interface to the ADSP-21160 cluster bus. The SharcFIN provides a 64-bit interface to the ADSP-21160 cluster bus. It also integrates a full-featured SDRAM controller, which allows the ADSP-21160s to access SDRAM using burst mode access.

#### Interface to PCI

The second function of the SharcFIN is to interface to PCI. The SharcFIN implements a full 64-bit/66MHz master PCI interface. The PCI interface is PCI rev 2.2 compliant and provides 16 Bytes of configurable PCI mailbox registers.

#### Interface to Peripheral Bus

A third bus interface is provided by the SharcFIN's peripheral bus. The peripheral bus is a general-purpose utility bus that allows easy interface to standard microprocessor peripherals such as UARTs and Flash memory. It provides a simple, glueless way to add additional functionality to the Hammerhead-3U-cPCI. The SharcFIN's I²C/Serial controller integrates some of the most common peripheral requirements right into the SharcFIN. Uses include UART control, data communications, SharcFIN interconnection, as well as hardware configuration and identification.

# Interrupt Multiplexer

The SharcFIN integrates an extensive interrupt and flag multiplexer to facilitate system-level control and coordination of multiprocessors. This programmable resource allows each ADSP-21160 to select the sources of its hardware interrupts; sources include other processors, PCI, peripherals, and the internal DMA engines.

#### 4.3.2 PCI Bus Interface

The Hammerhead-3U-cPCI's 64-bit 66 MHz PCI bus interface consists of a primary PCI bus, a PCI-to-PCI bridge, and a secondary PCI bus. The SharcFIN ASIC provides the PCI-to-DSP bridge, connecting the PCI interface to the ADSP-21160 DSPs.

#### PCI-to-PCI Interface

The PCI-to-PCI interface consists of the primary PCI bus, secondary PCI bus, and the PCI-to-PCI bridge chip (Intel 21154). The PCI-to-PCI bridge chip interfaces the primary PCI bus to the secondary PCI bus.

The primary PCI bus is a 32-bit, 66 MHz bus, but the secondary is a 64-bit, 66 MHz bus.

#### **PCI-to-DSP Interface**

The PCI-to-DSP interface allows the ADSP-21160 processors to communicate with the PCI bus, and vice-versa. It consists of the SharcFIN ASIC (PCI-to-DSP bridges) and the secondary PCI bus.

The SharcFIN ASIC connects the secondary PCI bus to the ADSP-21160 cluster bus. The 66 MHz, 64-bit secondary PCI bus operates at 3.3 or 5 volts. By default, the bus operates at the same speed as the primary PCI bus, but a jumper setting will allow you to force the bus to 33 MHz. However, the bus cannot run at 66 MHz when the primary bus is running at 33 MHz.

#### Note

The secondary bus will operate as a 64-bit bus even when the primary bus is connected to a 32-bit bus. Refer to the Intel 21154 manual for more details.

#### 4.3.3 Peripheral Bus

A 20 MHz, 8-bit peripheral bus extends off of the SharcFIN ASIC. The peripheral bus connects to low-speed peripherals, which include the Flash memory, and the dual UART. The purpose of the peripheral bus is to allow additional components to communicate with the ADSP-21160s without affecting the signal quality of the ADSP-21160 cluster bus. It interfaces to the SharcFIN (see section 4.3.1), which connects it to the ADSP-21160 DSPs and the PCI interface. The peripheral bus operates at either 3.3 volts or 5 volts.

Chapter 4 77

The Hammerhead-3U-cPCI features a PMC interface. This section explains the connections available via the PMC interface, which include a 64-bit 66 MHz PCI interface, link ports, a TDM serial bus, a reset line, and an I<sup>2</sup>C interface.

The PMC interface features four connectors. The first three connectors (J7, J8, J10) provide the 64-bit, 66 MHz PCI interface. The fourth connector (J11) provides BittWare's PMC+ extensions.

#### 4.4.1 PMC-to-PCI Interface

The first three connectors from each PMC interface provide the 64-bit, 66 MHz PCI interface. The PMC interface connects to the secondary PCI bus.

#### 4.4.2 PMC+ Extensions

The fourth connector from each PMC interface provides the PMC+ extensions, which include link ports, a TDM serial bus, a reset line, and an  $\rm I^2C$  interface. Please note that the PMC+ extensions are only available when a BittWare PMC+ module is attached to the Hammerhead-3U-cPCI.

78 User's Guide Hammerhead-3U-cPCI

# Chapter 5

# **ADSP-21160 Programming Details**

This chapter provides programming details for the ADSP-21160 DSPs, discussing how to access the DSPs' memory and how to boot the DSPs. In addition to the information in this chapter, you will also need to refer to the *ADSP-21160 User's Manual* (Analog Devices, Inc.).

### 5.1.1 Accessing the DSPs' Internal Memory

The DSPs' internal memory space ranges from address 0x0000 0000 through 0x0007 FFFF. Internal memory space refers to the DSPs' on-chip SRAM and memory-mapped registers.

## 5.1.2 Accessing the DSPs' Multiprocessor Memory

Multiprocessor memory space (MMS) is the on-chip SRAM of other ADSP-21160 DSPs in the same cluster. A cluster is up to six ADSP-21160 DSPs that share a common processor bus, and any DSP that is connected to the processor bus shares the MMS. The Hammerhead-3U-cPCI has four DSPs on board that share a common bus (the ADSP-21160 cluster bus); each processor can view the other three DSPs' on-chip SRAM. Table 5–1 below provides the address region and processor ID variable for each DSP.

Table 5-1 Multiprocessor Memory Allocation for DSPs

| DSP*    | Address Region            | Processor ID |
|---------|---------------------------|--------------|
| 21160-1 | 0x0010 0000 – 0x0017 FFFF | 001          |
| 21160-2 | 0x0020 0000 - 0x0027 FFFF | 010          |
| 21160-3 | 0x0030 0000 - 0x0037 FFFF | 011          |
| 21160-4 | 0x0040 0000 – 0x0047 FFFF | 100          |

<sup>\*</sup> Addresses in this table apply to DSPs in both clusters.

# 5.1.3 Accessing External Memory Banks

External memory space refers to the off-chip memory or memory-mapped peripherals that are attached to the ADSP-21160 cluster bus. On the Hammerhead-3U-cPCI, these devices include the SDRAM, the Flash, the SharcFIN ASICs, and the UARTs.

The external memory space for each ADSP-21160 DSP has five regions: four banks (bank 0-3) and an unbanked region. The four external memory banks

are of equal, programmable size. The remaining area of memory that is not assigned to a bank is the unbanked memory. Mapping peripherals into different banks lets systems accommodate I/O devices with different timing requirements because the banked and unbanked regions have associated wait state and access mode settings.

The address range for the external memory spans from 0x0080 0000 through 0xFFFF FFFF. The DSP controls access to the four banked regions both with memory select lines (MS0–MS3) and with the memory address; it controls access to the unbanked region with only the memory address. Whenever the DSP generates an address that is located within one of the four banks, the DSP asserts the corresponding memory select line (MS0–MS3).

**Table 5–2** External Memory Bank Allocation

| External<br>Memory<br>Bank | Memory<br>Select<br>Line | Description                      | Wait<br>State | Wait<br>Mode |
|----------------------------|--------------------------|----------------------------------|---------------|--------------|
| 0                          | MS0                      | SDRAM                            | 1             | 2            |
| 1                          | MS1                      | Flash, UART, peripheral bus      | 7             | 0            |
| 2                          | MS2                      | SharcFIN configuration registers | 1             | 2            |
| 3                          | MS3                      | Unused                           | 7             | 0            |

#### Setting the Size of the External Memory Banks

The MSIZE (Memory Bank Size) bits of the ADSP-21160's SYSCON (System Configuration) register define the size of the four external memory banks (bank 0–3). Bank 0 starts at 0x0080 0000, and banks 1, 2, 3 and unbanked follow. The size of bank 0 determines the starting address of each of the other banks. (Refer to the *ADSP-21160 SHARC User's Manual* for more details.)

You can use the BittWare Configuration Manager (see section 2.3.2) to set the MSIZE bits. The default setting for the MSIZE should be equal to the size of the largest external memory device, which is the SDRAM. Table 5–3 lists the recommended settings for MSIZE and shows how MSIZE affects the bank addresses. Note that programming the MSIZE bits may affect where other resources available to the ADSP-21160 processor are located.

**Table 5–3** Recommended MSIZE Settings for the Hammerhead-3U-cPCI

| MSIZE | SIZE        | SDRAM Size |
|-------|-------------|------------|
| 0     | 8 KWords    |            |
| 1     | 16 KWords   |            |
| 2     | 32 KWords   |            |
| 3     | 64 KWords   |            |
| 4     | 128 KWords  |            |
| 5     | 256 KWords  |            |
| 6     | 512 KWords  |            |
| 7     | 1024 KWords | 4 MBytes   |
| 8     | 2048 KWords | 8 MBytes   |
| 9     | 4096 KWords | 16 MBytes  |
| Α     | 8 MWords    | 32 MBytes  |
| В     | 16 MWords   | 64 MBytes  |
| С     | 32 MWords   | 128 MBytes |
| D     | 64 MWords   | 256 MBytes |
| Е     | 128 MWords  | 512 MBytes |
| F     | 256 MWords  |            |

# Accessing the SDRAM

The Hammerhead-3U-cPCI supports a bank of up to 512 MB of SDRAM for the DSP cluster. The DSPs can access the SDRAM via MS0.

# Accessing the Flash, UART, and Peripheral Bus

MS1 provides access to the peripheral bus and all devices located on it, including the Flash memory and the dual UART.

# Accessing the SharcFIN ASIC

The DSPs access the SharcFIN's chip control registers via MS2. The SharcFIN's chip control registers begin at offset 0x00 from the base address of MS2 and control both the PCI interface and the SHARC interface of the SharcFIN. The SharcFIN's SHARC interface control registers begin at offset 0x40 from the base address of MS2. For additional information on accessing these registers, refer to Chapter 6 of this manual and to the *SharcFIN ASIC User's Manual*.

82 User's Guide Hammerhead-3U-cPCI

# 5.1.4 Accessing Unbanked Memory

The region of memory above banks 0–3 is called unbanked external memory space. The unbanked memory space begins after external memory bank 3 and covers the remainder of the external memory space up to 0xFFFF FFFF. No MSx memory select line is asserted for accesses in this address space. On the Hammerhead-3U-cPCI board, the unbanked memory space is unused.

Chapter 5
ADSP-21160 Programming Details

This section explains the three booting options for the Hammerhead-3U-cPCI: link port, Flash, and PCI.

# 5.2.1 Booting the Board via Link Port

In link port booting, the DSP gets boot data from another DSP's link port or from a 4- or 8-bit wide external device  $^1$  after system powerup. DSP 21160-1 is connected to an external link port from which it can boot. Rear panel I/O link 1 (connector P2) is the external link port for 21160-1 (refer to section 3.2.2 for more information on the external connectors). After booting via link port, 21160-1 can be used to boot the remaining DSPs in the cluster.

To boot the Hammerhead-3U-cPCI via link port,

- 1. Develop a boot program using Analog Devices VisualDSP++.
- Using the external link ports, load the boot program onto the DSPs.
   Analog Devices supplies loading routines (loader kernels) that load an entire program through the selected port. These routines come with the Analog Devices development tools. For more information on loader kernels, refer to the development tools documentation.
- 3. Link port booting uses DMA channel 8 of the I/O processor to transfer the instructions to internal memory. In this boot mode, the DSP receives 8-bit wide data.
- 4. After the boot process loads 256 words into memory locations 0x40000 through 0x400FF, the DSP begins executing instructions. Because most DSP programs require more than 256 words of instructions and initialization data, the 256 words typically serve as a loading routine for the application.

For additional information on link booting, refer to the *ADSP-21160 User's Manual* (Analog Devices).

The external device must provide a clock signal to the link port. The clock
can be any frequency, up to a maximum of the DSP clock frequency. The
clock's falling edges strobe the data into the link port. The most significant 4bit nibble of the 48-bit instruction must be downloaded first.

# 5.2.2 Booting the Board From the Host

For host booting, the DSP accepts data from a host processor via the PCI interface. If you are using the DSP21k-SF Toolkit with the Hammerhead-3U-cPCI, the Host Interface Library (HIL) and Diag21k contain functions that will perform the boot process.

To boot the Hammerhead-3U-cPCI from the host using HIL functions or Diag21k commands,

- 1. Develop a DSP executable program using Analog Devices VisualDSP++.
- 2. Use HIL functions or Diag21k commands to reset the board and load the program onto the DSPs.
- 3. Use the HIL's *dsp21k\_start* function or Diag21k's Processor Start (ps) command to start executing the program.

For additional information on these functions, refer to the DSP21k-SF Toolkit documentation.

To boot the DSPs from the host without using functions from the HIL,

- 1. Develop the boot program using Analog Devices VisualDSP++.
- 2. Load the boot program onto the DSPs via the DSPs' external port. Analog Devices supplies loading routines (loader kernels) that load an entire program through the selected port. These routines come with the Analog Devices development tools. For more information on loader kernels, refer to the development tools documentation.
- 3. The host boot mode uses DMA channel 10 of the DSPs' I/O processor to transfer the instructions to internal memory. In this boot mode, the DSP receives the boot data in 48-bit instructions.
- 4. After the boot process loads 256 words into memory locations 0x40000 through 0x400FF, the DSP begins executing instructions. Because most DSP programs require more than 256 words of instructions and initialization data, the 256 words typically serve as a loading routine for the application.

For more information on booting the DSPs from the host without the HIL, refer to the *ADSP-21160 User's Manual* (Analog Devices).

Chapter 5 85

### 5.2.3 Booting the Board via the Flash

The Flash memory allows you to boot the Hammerhead-3U-cPCI in standalone mode, without a host PC.

#### **Developing the Boot Program**

Use the Analog Devices software development tools and BittWare's host interface tools (DSP21k-SF Toolkit) to develop a boot program for the ADSP-21160 processors. The example software included with the Hammerhead-3U-cPCI includes example programs that demonstrate how to create a DSP program in the proper form and then load it into Flash memory so that it automatically boots and begins executing after the board is powered on or the DSPs are reset.

#### Loading a Boot Program into the Flash Memory

Use programs provided with the Hammerhead-3U-cPCI to load the Flash memory with a boot program.

86 User's Guide Hammerhead-3U-cPCI

# Chapter 6

# **SharcFIN Programming Details**

This chapter provides a brief functional description of the SharcFIN and describes its SHARC-related control registers. For complete details on the SharcFIN, refer to the *SharcFIN ASIC User's Manual* (BittWare).

The SharcFIN is the glue that holds the Hammerhead-3U-cPCI board together. It flexibly interfaces the ADSP-21160 cluster to the PCI bus, SDRAM, Flash, dual UART, and I<sup>2</sup>C; provides interrupt multiplexers for the ADSP-21160s and PCI; controls the SDRAM; and provides DMA engines for moving data between interfaces.

#### 6.1.1 The Two Sections of the SharcFIN

The SharcFIN consists of two main sections: the PCI interface and the SHARC interface. The PCI interface consists of a full 64-bit, 66 MHz bus mastering PCI interface and includes two DMA transmit channels, two DMA receive channels, and a single PCI read/write channel. Also included in the PCI interface is full I<sub>2</sub>O support with the associated mailboxes.

The SHARC interface provides the SHARC specific functionality, which includes the SDRAM interface and control, the peripheral bus, the Flash and dual UART, the interrupt multiplexers, and the  $\rm I^2C$  interface.

### 6.1.2 How the SharcFIN Maps to the PCI and ADSP-21160 Bus

The SharcFIN maps into PCI and the ADSP-21160 cluster bus. It uses PCI Base Address Registers (BARs) to map its various parts onto the PCI bus. BAR0 maps to the SharcFIN's control registers, BAR1 maps to the peripheral bus (Flash and dual UART), BAR2 maps to the ADSP-21160's MMS space, BAR3 is unused in a 32-bit environment and used for the upper 32 bits of address in a 64-bit addressable system, and BAR4 maps to the SDRAM.

The SharcFIN maps into the ADSP-21160 cluster bus space using the MS (memory select) lines of the ADSP-21160s. MS0 maps to the SDRAM, MS1 maps to the Flash, dual UART, and peripheral bus, and MS2 maps to the SharcFIN control registers.

88 User's Guide Hammerhead-3U-cPCI The PCI side of the SharcFIN provides the complete PCI interface. It interfaces the PCI bus and the SHARC interface of the SharcFIN and moves data between them. The SHARC side of the SharcFIN completes the interface, whether it be to SDRAM or to the ADSP-21160s.

The PCI side provides four DMA channels for performing PCI bus mastering DMAs: two are receive (for reads), and two are transmit (for writes). These channels can be run independently and will self-arbitrate for bus access. Along with the DMA channels, the PCI side provides a single PCI access channel for doing single PCI reads and writes and supports interrupts both to and from the PCI bus.

All control registers for the PCI interface are in Base Address Register 0 (BAR0) and occupy byte addresses from 0x00 to 0x100 off of BAR0. For complete details on these registers, refer to the *SharcFIN ASIC User's Manual* (BittWare). From the ADSP-21160, these control registers are at MS2 and are 32-bit addressable, so that they occupy word addresses 0x00 to 0x40 off of MS2. Section 6.4.1 gives an overview of how to access these registers.

# 6.2.1 Performing PCI Side DMAs

To perform a PCI bus mastering DMA, program a DMA channel in the PCI side of the SharcFIN. Next, program a DMA in the SHARC side to work in conjunction with the PCI side DMA. The PCI side DMA will move the data between the PCI bus and an internal FIFO, and the SHARC side DMA will move data between the internal FIFO and the actual source or destination on the board. If the source or destination is the ADSP-21160 is internal memory, the SHARC side DMA used is actually an ADSP-21160 IOP DMA. If the source or destination is the SDRAM, use the internal SharcFIN DMA engine to move the data to/from the SDRAM.

The PCI side DMAs are designed for 64-bit based transfers and expect 64-bit aligned data, regardless of the actual width of the PCI bus. The PCI address used in the transfer is a standard PCI byte based address. For complete details on how to perform PCI side and SHARC side DMAs, refer to the section on "Bus Mastering and DMAs" in the SharcFIN ASIC User's Manual.

### 6.2.2 Performing a PCI Side Single Access

The SharcFIN supports a single PCI access channel for performing single PCI reads and writes. To perform PCI reads and writes, tell the SharcFIN which address to read or write, provide the data (for a write), and then request the transfer. On a read completion, the data is available in a buffer to be read. As with the DMAs, the SharcFIN is designed for 64-bit transfers and alignment. You can make it perform any number of byte width transfers by specifying which of the 8 bytes of the 64-bit access are to be enabled. However, you will need to align the data in the 64-bit word and use the 64-bit aligned address. For complete details on single PCI accesses, refer to the section on "Bus Mastering and DMAs" in the SharcFIN ASIC User's Manual.

# 6.2.3 Performing PCI Side Interrupts

The SharcFIN provides full I<sub>2</sub>O support with the associated mailboxes. To generate PCI side interrupts, either write to PCI outgoing mailboxes or use the SHARC side PCI interrupt multiplexer, which generates the PCI side user interrupt bit.

The PCI side can interrupt the ADSP-21160s by writing into mailboxes. Writing into mailboxes will cause the PCI interrupt bit to be set in the SHARC side interrupt multiplexers, which will generate an ADSP-21160 interrupt if the mask is open. For details on the SharcFIN's interrupt capabilities, refer to the SharcFIN ASIC User's Manual.

#### Note

When reading the PCI side documentation of these registers, take careful note of whether you are looking at them from a PCI side or the "user" side. Phrases such as "PCI outgoing" have different meaning depending on your viewpoint, and several mailboxes and registers are duplicated - one for each direction.

The SHARC interface of the SharcFIN consists of the ADSP-21160 bus interface, the SDRAM controller, the peripheral bus (with Flash and dual UART), the  $\rm I^2C$  interface, and the interrupt multiplexers. The SharcFIN control registers for the SHARC interface are mapped into PCI in BAR0, starting at byte offset 0x100. On the ADSP-21160 side, they are mapped into MS2, starting at word offset 0x40.

#### 6.3.1 ADSP-21160 Bus Interface

The SharcFIN interfaces to the ADSP-21160 cluster bus as a synchronous host. It sits on the ADSP-21160 bus and will request the bus to complete a PCI side initiated transfer. It also monitors the bus for any accesses to memory spaces it controls, including SDRAM, Flash, dual UART, and the SharcFIN registers.

#### 6.3.2 SDRAM Interface and Control

The SharcFIN's SDRAM controller supports up to 512 Mbytes of SDRAM. It refreshes the SDRAM and controls all of the interfacing from the ADSP-21160s to the SDRAM. In the ADSP-21160 memory space, the SDRAM is mapped into MS0, and the ADSP-21160s have full access to all of the SDRAM.

#### Accessing SDRAM from the PCI Side

From the PCI side, the SDRAM is mapped into BAR4 with a 16 Mbyte window viewable at a time. Because the SDRAM is so large, this window exists to keep the entire SDRAM from being mapped into PCI memory. A SharcFIN control register (the SD Size Config register at word offset 0x45), which provides the upper address bits for a PCI initiated SDRAM access, sets the window location.

The SDRAM window has the following two limitations:

- Window boundaries must be crossed carefully.
- 2. The window register is a shared resource.

The Host Interface Library (in BittWare's DSP21k-SF Toolkit) takes care of the first limitation. The second limitation is a system issue that you must consider. Because the SharcFIN uses the window register for every PCI access to SDRAM, be careful to coordinate SDRAM accesses from PCI if you have multiple threads on the host or multiple PCI bus masters accessing the SDRAM.

# SDRAM Timing from the ADSP-21160

SDRAM timing from the ADSP-21160 is synchronous, 1 wait state. A single write access takes two bus cycles. Since each additional write is single cycle, using the ADSP-21160's burst mode, you can achieve a four word burst write in five bus cycles. Reads require additional setup in the SDRAM, resulting in four bus cycles for the first access and a four word burst read in seven cycles. Because the SDRAM is page based, you will encounter additional latencies when page boundaries are crossed.

### **Using DMA-Based SDRAM Accesses**

To achieve optimal system performance, use the power of the ADSP-21160's IOP DMA engines and its dual ported internal RAM. Using these features, you can perform DMA-based SDRAM accesses at the same time that the ADSP-21160 core is performing processing on its internal data space, which is full core speed, 0 wait state memory.

# 6.3.3 Peripheral Bus Interface (Flash and Dual UART)

The peripheral bus is an 8-bit wide bus containing the Flash and dual UART. On the Hammerhead-3U-cPCI board, optional headers for custom applications are also located on the peripheral bus. The peripheral bus is mapped into the ADSP-21160 space as MS1 and into PCI space as BAR1. From the ADSP-21160, the Flash and UART are also at MS1. From PCI, the Flash occupies the first 2 Mbytes of BAR1, and the UART sits at a 2 Mbyte offset from BAR1.

#### 6.3.4 I<sup>2</sup>C Interface

The SDRAM and configuration EEPROM sit on an I<sup>2</sup>C bus that is connected to the SharcFIN. The SDRAM is interrogated over the I<sup>2</sup>C to determine its size and type so that the SDRAM configuration registers can be written. The Host Interface Library (included with BittWare's DSP21k-SF Toolkit) sets up the SDRAM on a board reset command.

The EEPROM contains factory programmed board information, including a serial number and factory build date. You can use the BittWare Configuration Manger (bwcfg) to view this information. Space for the user is also reserved in the EEPROM. The  $\rm I^2C$  interface in the SharcFIN is the low level clock and data lines for the  $\rm I^2C$  available in a control register. Perform all bit manipulation through software. Along with the on-board  $\rm I^2C$ , the SharcFIN supports a second  $\rm I^2C$  bus called the PMC  $\rm I^2C$ , which is pinned out to the PMC+ connector.

#### 6.3.5 Interrupt Multiplexer

The SharcFIN contains a flexible interrupt multiplexer that you can use to create complex interrupt schemes on the Hammerhead-3U-cPCI board. The interrupt multiplexer contains an interrupt multiplexer for each ADSP-21160, the PCI, and the PMC. Inputs to the multiplexer include a flag from each ADSP-21160, a PCI side flag, a PMC flag, two UART flags, and a DMA interrupt. A second flag from each ADSP-21160 also functions as an input to the multiplexer but can only be used to generate interrupts to other ADSP-21160s. Outputs from the multiplexer are an interrupt line to each ADSP-21160, the PCI side, and the PMC site.

#### **How the Interrupt Multiplexer Functions**

The interrupt multiplexer for each output is completely independent and can handle multiple input sources. Each interrupt multiplexer consists of a 32-bit configuration register that selects the desired interrupt sources and then masks the results (see section 6.5.11 for a description of the registers). To generate an interrupt, both the flag input from the desired source and its corresponding bit in the configuration register must be high. Any other flag input and its corresponding bit in the register can also be high to generate an interrupt. The interrupt multiplexer ANDs each flag input and its corresponding bit; it then ORs the results of the inputs together to create the output.

#### Note

The interrupt multiplexer is level sensitive and does not latch interrupt sources. Therefore, the interrupt is active as long as the source is driven.

# **Creating PCI Side Interrupts**

To create PCI side interrupts, configure the multiplexer, which will generate the "user side" flag into the PCI side interrupt mechanism. The PCI side must then "open" the interrupt.

PCI side interrupts into the SharcFIN via the I<sup>2</sup>O mailbox registers show up as PCI flags into the SHARC side interrupt multiplexer. Therefore, you can program the ADSP-21160s to respond to PCI interrupts as desired.

# 6.4 Overview of the SharcFIN Memory Map

The SharcFIN maps into PCI and the ADSP-21160 cluster bus. The following section provides an overview of the PCI and ADSP-21160 memory mapping of the SharcFIN. All addresses are shown as offsets from the appropriate BAR or MS. Table 6–1 gives an overview of how the SharcFIN maps to the PCI and ADSP-21160 cluster buses.

#### Note

The SharcFIN ASIC User's Manual contains descriptions of the registers listed in this section. Refer to it for specifics. If you cannot find sufficient information, contact BittWare for more detail.

**Table 6–1** Overview of How the SharcFIN Maps to the PCI and ADSP-21160 Buses

| PCI Base<br>Address<br>Register | Description                  | 21160<br>Memory<br>Select | Description                  |
|---------------------------------|------------------------------|---------------------------|------------------------------|
| BARO                            | SharcFIN control registers   | MS0                       | SDRAM                        |
| BAR1                            | Peripheral bus (Flash, UART) | MS1                       | Peripheral Bus (Flash, UART) |
| BAR2                            | ADSP-21160 MMS               | MS2                       | SharcFIN control registers   |
| BAR4                            | SDRAM                        |                           |                              |

Even though the following sections list both 32-bit (word) and byte addresses, some BARs should be accessed in specific ways from the PCI side. Table 6–2 shows how to access those BARs.

 Table 6-2
 Accessing BAR0-BAR4 From the PCI Side

| BAR  | Access                  | Description                                              |
|------|-------------------------|----------------------------------------------------------|
| BARO | Read/Write              | Byte or 32-bit word accesses for all registers           |
| BAR1 | Read/Write              | Byte accesses for all registers*                         |
| BAR2 | Read Only<br>Write Only | Byte or word accesses<br>Word accesses only <sup>†</sup> |
| BAR4 | Read Only<br>Write Only | Byte or word accesses<br>Word accesses only <sup>†</sup> |

<sup>\*</sup> Word accesses will produce erroneous data.

### 6.4.1 Accessing System Settings and Configuration Registers

BAR0 = MS2 = system settings and configuration registers

BAR0 from the PCI interface and MS2 from the ADSP-21160 cluster bus map to system settings and configuration registers in the SharcFIN. Table 6-3 gives the PCI and ADSP-21160 offset addresses for accessing system settings and configuration registers.

**Table 6–3** PCI and ADSP-21160 Addresses for System Settings and Configuration Registers

| PCI 32-bit  | PCI byte      | ADSP-21160  | Description                                 |
|-------------|---------------|-------------|---------------------------------------------|
| offset from | offset from   | offset from |                                             |
| BARO        | BARO          | MS2         |                                             |
| 0x00 – 0x5F | 0x000 – 0x17F | 0x00 – 0x5F | Chip control registers (PCI and ADSP-21160) |

<sup>†</sup> Byte writes will corrupt the rest of the word.

# 6.4.2 Accessing the Flash, UART, and Peripheral Bus

BAR1 = MS1 = Flash/UART/Peripheral bus

BAR1 from the PCI interface maps to the Flash, dual UART, and peripheral bus. MS1 from the ADSP-21160 cluster bus also maps to the Flash, the dual UART, and the peripheral bus. Table 6–4 gives the PCI and ADSP-21160 offset addresses for accessing them.

# Warning

BAR1 **must** be accessed a byte at a time from the PCI side. Word accesses will produce erroneous data.

**Table 6-4** PCI and ADSP-21160 Addresses for Flash, UART, and Peripheral Bus

| PCI byte<br>offset from<br>BAR1 ADSP-21160<br>offset from MS1 |                        | Description    |  |
|---------------------------------------------------------------|------------------------|----------------|--|
| 0x000000 –<br>0x1FFFFF                                        | 0x000000 –<br>0x1FFFFF | Flash          |  |
| 0x200000 –<br>0x20000F                                        | 0x200000 -<br>0x20000F | UART           |  |
| 0x200010 –<br>0x2FFFFF                                        | 0x200010 –<br>0x3FFFFF | Reserved       |  |
| 0x300000 –<br>0x3FFFFF                                        | 0x400000 –<br>0x5FFFFF | Peripheral Bus |  |

# 6.4.3 Accessing Multiprocessor Memory Space

BAR 2 = MMS = flat map of Multiprocessor Memory Space

BAR2 from the PCI and MMS from the ADSP-21160 cluster bus allow access to the ADSP-21160 multiprocessor memory space. Table 6–5 gives the PCI and ADSP-21160 offset addresses for accessing the MMS.

 Table 6-5
 PCI and ADSP-21160 Addresses for Multiprocessor Memory Space

| PCI 32-bit  | PCI byte    | ADSP-      | Description       |
|-------------|-------------|------------|-------------------|
| offset from | offset from | 21160      |                   |
| BAR2        | BAR2        | address    |                   |
| OxOOOOO –   | 0x0000000 – | Ox000000 – | Reserved          |
| OxOFFFFF    | 0x03FFFFF   | Ox0FFFFF   |                   |
| 0x10000 –   | 0x0400000 – | Ox100000 – | 21160-1 MMS space |
| 0x1FFFFF    | 0x07FFFFF   | Ox1FFFFF   | (ADSP-21160 ID 1) |
| 0x20000 –   | Ox0800000 – | 0x200000 – | 21160-2 MMS space |
| 0x2FFFFF    | Ox0BFFFFF   | 0x2FFFFF   | (ADSP-21160 ID 2) |
| 0x30000 –   | OxOCOOOOO – | Ox300000 – | 21160-3 MMS space |
| 0x3FFFFF    | OxOFFFFFF   | Ox3FFFFF   | (ADSP-21160 ID 3) |
| 0x40000 –   | 0x1000000 – | Ox400000 – | 21160-4 MMS space |
| 0x4FFFFF    | 0x13FFFFF   | Ox4FFFFF   | (ADSP-21160 ID 4) |
| 0x50000 –   | 0x1400000 – | 0x500000 – | Reserved          |
| 0x7FFFFF    | 0x1FFFFFF   | 0x7FFFFF   |                   |

### 6.4.4 Accessing SDRAM

 $BAR 4 = MS0 = SDRAM^{1}$ 

You can see a window of 16 Mbytes of SDRAM from the PCI bus. The SD Window register allows you to select which 16 MB window is currently visible. The register is located at word/ADSP-21160 offset 0x4A in BAR0/MS2. Table 6–6 gives the PCI and ADSP-21160 offset addresses for accessing a 64 MB bank of SDRAM, and Table 6–7 gives addresses for a 128 MB bank

#### Note

The addresses listed in Table 6–6 only apply to the given 64 MB and 128 MB SDRAM cases. Different memory sizes change the mapping.

**Table 6-6** PCI and ADSP-21160 Addresses for 64 MB SDRAM

| SD Window          | PCI 32-bit            | PCI byte               | ADSP-                  | Description                 |
|--------------------|-----------------------|------------------------|------------------------|-----------------------------|
| Register           | offset from           | offset from            | 21160                  |                             |
| value <sup>*</sup> | BAR4                  | BAR4                   | offset                 |                             |
| 0x02               | 0x00000 –             | Ox000000 –             | 0x800000 –             | First 16 MB block of        |
|                    | 0x3FFFFF              | OxFFFFFF               | 0xBFFFFF               | SDRAM                       |
| 0x03               | Ox00000 –             | Ox000000 –             | OxCOOOOO –             | Second 16 MB                |
|                    | Ox3FFFFF              | OxFFFFFF               | OxFFFFFF               | block of SDRAM              |
| 0x00               | Ox00000 –<br>Ox3FFFFF | Ox000000 –<br>OxFFFFFF | OxOOOOOO –<br>OxOFFFFF | Third 16 MB block of SDRAM  |
| 0x01               | Ox00000 –<br>Ox3FFFFF | Ox000000 –<br>OxFFFFFF | Ox400000 –<br>Ox7FFFFF | Fourth 16 MB block of SDRAM |

<sup>\*</sup> Window register values of 0x00 and 0x01 always access the last two 16 MB windows of SDRAM. Refer to section 6.3.2 for details.

<sup>1.</sup> Some caveats apply.

 Table 6-7
 PCI and ADSP-21160 Addresses for 128 MB SDRAM

| SD Window<br>Register<br>value* | PCI 32-bit<br>offset from<br>BAR4 | PCI byte<br>offset from<br>BAR4 | ADSP-21160<br>offset     | Description                     |
|---------------------------------|-----------------------------------|---------------------------------|--------------------------|---------------------------------|
| 0x02                            | 0x00000 –<br>0x3FFFFF             | Ox000000 –<br>OxFFFFFF          | 0x800000 –<br>0xBFFFFF   | First 16 MB block of<br>SDRAM   |
| 0x03                            | Ox00000 –<br>Ox3FFFFF             | Ox000000 –<br>OxFFFFFF          | OxCOOOOO –<br>OxFFFFFF   | Second 16 MB<br>block of SDRAM  |
| 0x04                            | Ox00000 –<br>Ox3FFFFF             | Ox000000 –<br>OxFFFFFF          | 0x1000000 -<br>0x13FFFFF | Third 16 MB block of SDRAM      |
| 0x05                            | Ox00000 –<br>Ox3FFFFF             | Ox000000 –<br>OxFFFFFF          | 0x1400000 –<br>0x17FFFFF | Fourth 16 MB block of SDRAM     |
| 0x06                            | Ox00000 –<br>Ox3FFFFF             | Ox000000 –<br>OxFFFFFF          | Ox1800000 –<br>Ox1BFFFFF | Fifth 16 MB block of SDRAM      |
| 0x07                            | Ox00000 –<br>Ox3FFFFF             | Ox000000 –<br>OxFFFFFF          | 0x1C00000 -<br>0x1FFFFF  | Sixth 16 MB block of SDRAM      |
| 0x00                            | Ox00000 –<br>Ox3FFFFF             | Ox000000 –<br>OxFFFFFF          | 0x2000000 –<br>0x23FFFFF | Seventh 16 MB<br>block of SDRAM |
| 0x01                            | Ox00000 –<br>Ox3FFFFF             | Ox000000 –<br>OxFFFFFF          | 0x2400000 –<br>0x27FFFFF | Eighth 16 MB block of SDRAM     |

<sup>\*</sup> Window register values of 0x00 and 0x01 always access the last two 16 MB windows of SDRAM. Refer to section 6.3.2 for details.

# 6.5 Setting the SharcFIN's SHARC Interface Control Registers

The SharcFIN has two sets of registers. One set, the PCI configuration registers, configures the PCI interface. The other set, the chip control registers, configures both the PCI and SHARC interfaces. The PCI configuration registers are only accessible by PCI (configuration access) and are documented in the *SharcFIN ASIC User's Manual*. The chip control registers are broken into two groups: the PCI control registers (which are documented in the SharcFIN ASIC User's Manual) and the SHARC interface control registers; both groups are accessible by PCI (BAR0) and the ADSP-21160 cluster bus (MS2).

This section describes the memory locations and settings for the SharcFIN's SHARC interface control registers. All addresses described in this section are 32-bit addresses and are accessible from the ADSP-21160 DSPs (via MS2) and from the PCI interface (via BAR0). Table 6–8 gives the memory mapping for the SHARC interface control registers in the SharcFIN.

#### Note

Most of the SHARC interface control registers are already set and do not require you to program them. You will only need to set them if you are writing your own host interface programs.

Chapter 6 101

 Table 6-8
 Memory Map for the SHARC Interface Control Registers

| Address           | Register                         | Туре  | Description                                                                                                                |
|-------------------|----------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------|
| 0x40              | Address Override                 | R/W   | Allows addressing of IOP registers when ADSP-21160 is using a host packing mode                                            |
| Ox41              | Status                           | R/O   | General set of status registers. Indicates ADSP-21160 cluster bus status, and last reset source                            |
| 0x42              | Peripheral Bus Configuration     | R/W   | Configures and shows status of wait cycles of the 8-bit peripheral bus                                                     |
| 0x43              | Watchdog Configuration           | WORM* | Enables and disables the watchdog timer                                                                                    |
| Ox44              | PMC+ Configuration               | R/W   | Configures the PMC+ interface                                                                                              |
| 0x45              | SD Size Config                   | R/W   | Resets and reinitializes the SDRAM controller                                                                              |
| 0x46              | Onboard I <sup>2</sup> C Control | R/W   | Controls the I <sup>2</sup> C interface                                                                                    |
| 0x47              | PMC I <sup>2</sup> C Control     | R/W   | Controls the I <sup>2</sup> C interface to the PMC+ interface                                                              |
| 0x48              | DMA Address                      | R/W   | Sets the address of DMA to be performed                                                                                    |
| 0x49              | DMA Configuration                | R/W   | Controls various features of the SharcFIN DMA engine: size of DMA, increment size of DMA, other various configuration bits |
| 0x4A              | SD Window                        | R/W   | Selects which 16 MB of SDRAM the PCI interface will view                                                                   |
| Ox4B-4F           | Unused                           |       |                                                                                                                            |
| 0x50,52,<br>54,56 | H1I0, H2I0, H3I0, H4I0           | R/W   | Configure ADSP-21160 DSPs' interrupts; show status of interrupts                                                           |
| 0x51,53,<br>55,57 | Reserved                         |       |                                                                                                                            |
| 0x58              | PCInt                            | R/W   | Configures PCI interrupts                                                                                                  |
| 0x5A              | PMCIO                            | R/W   | Configures PMC interrupt                                                                                                   |
| 0x59,<br>0x5B–5D  | Unused                           |       |                                                                                                                            |
| 0x5E              | Flag Status                      | R/O   | Shows state of all flags                                                                                                   |
| 0x5F              | IRQ Status                       | R/O   | Shows state of all interrupts                                                                                              |

<sup>\*</sup> Write Once Read Many

### 6.5.1 Address Override Register

The Address Override register (offset 0x40) configures how the ADSP-21160 DSPs access the least significant 32 bits on the ADSP-21160 cluster bus. It allows access to the DSPs' IOP space before the ADSP-21160's SYSCON register has been configured.

#### Note

Only use this register if you are writing your own host interface programs.

**Table 6-9** Address Override Register Description

| Bit | Name                            | Туре | Reset<br>Value | Function                                                                                                                                                                                                                                               |
|-----|---------------------------------|------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | A0 Override En*                 | R/W  | 0              | Address override enable for booting across the PCI bus                                                                                                                                                                                                 |
| 1   | Overridden A0                   | W/O  | 0              | Overridden address                                                                                                                                                                                                                                     |
| 2   | BusLockReq                      | W/O  | 0              | Bus Lock Request. Requests the SharcFIN to acquire the ADSP-21160 cluster bus and locks access to the bus so that only the SharcFIN can access it.  O = Disabled  1 = Requests that the SharcFIN acquire the ADSP-21160 cluster bus and not give it up |
| 3   | Destructive FIFO<br>Read Enable | W/O  | 1              | Determines whether a read to the DMA FIFOs will cause the FIFOs to advance  O = A read to the DMA FIFOs does not cause the FIFOs to advance  1 = A read to the DMA FIFOs causes the FIFOs to advance                                                   |
| 4   | Host Clock<br>Disable           | R/W  | 0              | Disables the clock to the ADSP-21160 DSPs. This is used to address powerup anomalies on current editions of ADSP-21160 processors.  1 = Clock disabled 0 = Clock enabled                                                                               |

<sup>\*</sup> Do not use the Address Override bits (BO and B1) under normal setup conditions. If you are running the Hammerhead-3U-cPCI in standalone mode and are booting across the PCI bus, you can change these bits. However, exercise extreme caution since data loss or corruption will occur if you set the bits improperly.

103

Chapter 6
Share LIAI Programming Details

# 6.5.2 Status Register

The Status register (offset 0x41) is a 16-bit read only register that gives information about various features on the board.

Table 6-10 Contents of the Status Register

| Bit | Name              | Туре | Reset<br>Value     | Function                                                                                                                                    |
|-----|-------------------|------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | PMCHostCfg        | R/O  | Set in<br>hardware | Indicates whether SharcFIN is configured for a PMC host site or a PMC daughter card.  1 = On baseboard 0 = On PMC                           |
| 1   | StandAlone        | R/O  | Set by jumper      | Determines whether PCI side resets are accepted by the SharcFIN  1 = PCI resets ignored  0 = PCI resets accepted                            |
| 2   | Bus Locked        | R/O  | 0                  | Indicates whether the SharcFIN has locked and acquired the ADSP-21160 cluster bus  0 = Cluster bus is not locked  1 = Cluster bus is locked |
| 3   | Last Reset Source | R/O  | 0                  | Indicates whether the PCI interface or the watchdog was the source of the last board reset  0 = PCI reset  1 = Watchdog/external reset      |
| 4   | SpareInput Pin    | R/O  | 1                  | Spare external input signal                                                                                                                 |

# 6.5.3 Peripheral Bus Configuration Register

The Peripheral Bus Configuration register (offset 0x42) allows you to configure the wait cycles of the peripheral bus.

 Table 6-11
 Contents of the Peripheral Bus Configuration Register

| Bit | Name             | Туре | Reset<br>Value                           | Function                                                                                                                                                                                                                                                                                                         |
|-----|------------------|------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0 | PCI to Pbus Wait | R/W  | 0101<br>B0: 1<br>B1: 0<br>B2: 1<br>B3: 0 | Select the number of wait cycles the SharcFIN will wait before completing a transaction on the peripheral bus. The actual value of wait cycles is one greater than the value in the register (for example, if the register value = 0, the number of wait cycles = 1).  O101 = Default setting (6 wait cycles)    |
| 4   | Pbus Ack Enable  | R/W  | 0                                        | Selects whether the SharcFIN will monitor the peripheral bus Ack line after the peripheral bus wait time has expired.  O = SharcFIN will wait the selected number of wait cycles and consider the transaction complete*  1 = SharcFIN will wait the selected number of wait cycles and then monitor the Ack line |
| 5   | Pbus Reset       | R/W  | 0                                        | Resets the peripheral bus reset line, the Flash, and the UART. The reset stays active until cleared by another write to the register. <sup>†</sup> O = No reset  1 = Resets Flash, UART, and all devices on the peripheral bus                                                                                   |

<sup>\*</sup> Five wait cycles is the minimum amount of wait cycles required to talk to the Flash memory.

<sup>†</sup> You can also reset the Flash, the UART, and all devices on the peripheral bus via a board reset.

### 6.5.4 Watchdog Configuration Register

The Watchdog Configuration register (offset 0x43) is a WORM (Write Once Read Many) register that allows you to enable or disable the watchdog timer, set its time-out time, and select which processor will reset its timer. Once the watchdog is enabled, it cannot be disabled except by a board reset (hence the WORM designation), which can be from the PCI interface, the watchdog, or an external source.

Table 6-12 Contents of the Watchdog Configuration Register

| Bit | Name                                  | Туре | Reset<br>Value | Function                                                                                                                                                                                                                                                                     |
|-----|---------------------------------------|------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | WDEn1, WDEn0                          | WORM | 00             | Enable the watchdog timer and select its time-out time.  00 = Disabled 10 = Enabled; short time-out (200 ms) 01 = Enabled; medium time-out (600 ms) 11 = Enabled; long time-out (1.2 s)                                                                                      |
| 3:2 | Unused                                |      |                |                                                                                                                                                                                                                                                                              |
| 7:4 | H4F1 En, H3F1 En,<br>H2F1 En, H1F1 En | WORM | 0000           | Selects which processor will strobe the watchdog timer.*  0001 = 21160-1 FLAG1 will strobe the watchdog timer  0010 = 21160-2 FLAG1 will strobe the watchdog timer  0100 = 21160-3 FLAG1 will strobe the watchdog timer  1000 = 21160-4 FLAG1 will strobe the watchdog timer |

You can select more than one processor, but it is not recommended.

The PMC+ Configuration register (offset 0x44) is a read/write register that configures the bus mode lines of the PMC+ interface and allows you to read their status. Table 6-13 below shows the contents of the PMC+ Configuration register.

**Table 6–13** Contents of the PMC+ Configuration Register

| Bit | Name                               | Туре | Reset Value                               | Function                                                                                                                                                                                                                                                                                                                  |
|-----|------------------------------------|------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | PMC Flg/Int En                     | R/W  | 0                                         | Configures the PMC+ interface's bus mode lines to be used as flag interrupts.*  1 = The PMC+ interface's bus mode lines will be used as flag interrupts  0 = The PMC+ interface's bus mode lines will be used as bus mode lines                                                                                           |
| 3:1 | BusMode2,<br>BusMode3,<br>BusMode4 | R/W  | BusMode2: 1<br>BusMode1: 0<br>BusMode3: 0 | Tells the PMC site whether or not it should drive BusMode1 to indicate its presence.  When the flag interrupts are disabled (by PMC Flg/Int En bit), the BusMode lines work according to the PMC specification.  Bits 1–3 are Bus Mode lines 2–4.  B1 = 1 Bus Mode line 2  B2 = 0 Bus Mode line 3  B3 = 0 Bus Mode line 4 |
| 4   | BusMode 1                          | R/O  |                                           | Bus Mode line 1 is an input <sup>†</sup> . It indicates that a PMC card is present on the board. <sup>‡</sup> O = PMC board is present                                                                                                                                                                                    |
| 5   | BusMode2                           | R/O  |                                           | Current status of BusMode2 line                                                                                                                                                                                                                                                                                           |
| 6   | BusMode3                           | R/O  |                                           | Current status of BusMode3 line                                                                                                                                                                                                                                                                                           |
| 7   | BusMode4                           | R/O  |                                           | Current status of BusMode4 line                                                                                                                                                                                                                                                                                           |

<sup>\*</sup> The option of using the bus mode lines as flag interrupts is a feature of BittWare's PMC+ form factor; to work properly, it must be enabled on both the PMC+ card and the host board.

<sup>†</sup> Bits 3:1 are outputs. Bit 4 is an input.

<sup>‡</sup> Refer to the IEEE P138.1 Standard Physical and Environmental Layers for PCI Mezzanine Cards: PMC (PMC Specification) for details on the operation of these lines.

# 6.5.6 Onboard I<sup>2</sup>C Control Register

The Onboard I<sup>2</sup>C Control register (offset 0x46) controls the I<sup>2</sup>C interface. The I<sup>2</sup>C interface is a two-wire bus; one wire is a clock signal, and the other is a data signal. Both the clock and the data lines are pulled up. Table 6-14 shows the contents of the register.

As per standard I<sup>2</sup>C, both the clock and data lines are pulled high. Devices on the I<sup>2</sup>C bus either do not drive the bus, or they drive it low. Any device on the I<sup>2</sup>C bus can drive either the clock or data line low when required. You can also read the actual status of the lines.

Contents of the I<sup>2</sup>C Control Register Table 6-14

| Bit | Name        | Туре | Reset<br>Value | Function                                                                    |
|-----|-------------|------|----------------|-----------------------------------------------------------------------------|
| 0   | Clock       | R/W  | 1              | On write, drives the clock line. On read, shows the state of the clock line |
| 1   | Data        | R/W  | 1              | On write, drives the data line. On read, shows the state of the data line   |
| 2   | Clock Drive | R/O  | 1              |                                                                             |
| 3   | Data Drive  | R/O  | 1              |                                                                             |

When you write a 1 to either the clock or data line in this register, the SharcFIN does not drive the corresponding line. When you write a 0 to either the clock or the data line, the SharcFIN drives the corresponding line to 0. When you read either line, you read the actual state of the line rather than what you have written to it. If you are not driving the line, it will be 0 if another device is driving it and 1 if nothing is driving it. Table 6–15 shows the effect of the values written to the Clock and Data bits.

Table 6-15 Effects of Values Written to the Clock and Data Bits (BO, B1)

| Value<br>Written | Description                                                         |
|------------------|---------------------------------------------------------------------|
| 0                | Drives the line low; when read back, shows 0                        |
| 1                | When read back, shows the actual state of the I <sup>2</sup> C line |

# 6.5.7 PMC+ I<sup>2</sup>C Control Register

The PMC+  $I^2C$  Control register (offset 0x47) controls the  $I^2C$  interface to the PMC+ interface. The settings for this register are the same as the settings for the Onboard  $I^2C$  register, except that all settings apply to the PMC+ interface  $I^2C$  instead of the on-board  $I^2C$ .

### 6.5.8 SDRAM Configuration Registers

The SharcFIN contains two registers that configure the SDRAM:

- SDRAM Size Configuration Register (offset 0x45)
- SDRAM Window Register (offset 0x4A)

### **SDRAM Size Configuration Register**

The SDRAM Size Configuration register sets the size of the SDRAM. The settings for this register depend on the type of SDRAM modules used on the DSP board. Table 6–16 below shows the contents of the register.

**Table 6–16** Contents of the SDRAM Size Configuration Register

| Bit | Name             | Туре | Reset<br>Value | Function                                                                                                                                                                                                                                                                                                                           |
|-----|------------------|------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | SD Bank Size 1:0 | R/W  | 0              | Determine how the SDRAM controller uses the SharcFIN's CSO and CS1 (chip select 0 and 1) pins. The chip select pins allow the SharcFIN to seamlessly connect to two banks of SDRAM. CSO selects SDRAM bank 0, and CS1 selects SDRAM bank 1.                                                                                        |
|     |                  |      |                | <ul> <li>BO B1 Result</li> <li>0 CS0 always active</li> <li>1 CS1 active when 32-bit word address bit 24 is high; otherwise CS0 is active</li> <li>1 CS1 active when 32-bit word address bit 25 is high; otherwise CS0 is active</li> <li>1 CS1 active when 32-bit word address bit 26 is high; otherwise CS0 is active</li> </ul> |
| 2   | SD RF Size       | R/W  | 1              | Sets the refresh rate of the SDRAM  0 = 4K refreshes every 64 milliseconds  1 = 8K refreshes every 64 milliseconds                                                                                                                                                                                                                 |
| 3   | SD Reset         | W/O  | 0              | Writing a 1 resets the SDRAM controller and reinitializes the SDRAM                                                                                                                                                                                                                                                                |

**Chapter 6**SharcFIN Programming Details

### **SDRAM Window Register**

The SDRAM Window register (offset 0x4A) is a 5-bit register that lets you select which 16 MB section of memory in the SDRAM to view from the host over the PCI interface. From the PCI side, the SDRAM is mapped into BAR4 with a 4 Mword (16 Mbyte) window viewable at a time. The offset into BAR4 provides bits 0 through 21 of the address of the SDRAM word to be accessed. The contents of the 5-bit SD Window register are appended to bits 22 through 26 of the address to complete the address and thereby select the 4 Mword window to be accessed. Table 6–17 lists the bits included in this register. For more information, refer to the SharcFIN ASIC User's Manual.

#### Note

You will not need to configure this register since the Diag21k utility, which is included with the DSP21k-SF Toolkit, will set these bits.

Table 6-17 Contents of the SDRAM Window Register

| Bit | Name      | Туре | Reset<br>Value | Description                    |
|-----|-----------|------|----------------|--------------------------------|
| 0   | Window A0 | W/O  | 0              | Selects window AO of the SDRAM |
| 1   | Window A1 | W/O  | 1              | Selects window A1 of the SDRAM |
| 2   | Window A2 | W/O  | 0              | Selects window A2 of the SDRAM |
| 3   | Window A3 | W/O  | 0              | Selects window A3 of the SDRAM |
| 4   | Window A4 | W/O  | 0              | Selects window A4 of the SDRAM |

### 6.5.9 DMA Address Register

The DMA Address register (offset 0x48) configures the address of the current DMA location. This register is incremented as the DMA progresses, allowing you to monitor the DMA engine's current address. You must reset this register each time if you wish to repeat a DMA on the same address range as last time. This register cannot be written to while the DMA start bit is set, but it can be read from at any time.

**Table 6–18** Contents of the DMA Address Register

| Bit   | Name    | Туре | Reset<br>Value | Function                           |
|-------|---------|------|----------------|------------------------------------|
| 0     | Unused  | R/O  | 0              |                                    |
| 27:1  | A[27:1] | R/W  | 0              | Indicates the current DMA location |
| 31:28 | Unused  | R/O  | 0              |                                    |

### 6.5.10 DMA Configuration Register

The DMA Configuration register (offset 0x49) controls various features of the SharcFIN DMA engine, including starting a DMA, size of the DMA, increment size of the DMA, and other various configuration bits. Table 6–19 describes the contents of the register. The *SharcFIN ASIC User's Manual* explains this register in more detail. This register can not be written while the DMA start bit is set, but it can be read from at any time.

 Table 6–19
 Contents of the DMA Configuration Register (Continues on next page)

| Bit   | Name               | Туре | Reset<br>Value | Description                                                                                                                                                                                                     |
|-------|--------------------|------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0  | DMACntB[15:0]      | R/W  | X*             | DMA transfer count (in 64-bit words) bits. All are settable.                                                                                                                                                    |
| 22:16 | DMA Stride B[6:0]  | R/W  | Х              | Stride or address increment bits. These bits will typically be set to 0x01.                                                                                                                                     |
| 23    | Unused             |      |                | Unwritable; fixed at 0.                                                                                                                                                                                         |
| 24    | DMAStart           | R/W  | 0              | Setting the bit to 1 starts the DMA; it resets to 0 when the DMA is complete.                                                                                                                                   |
| 25    | DMA Channel Select | R/W  | 0              | Selects the PCI channel being operated on (0 or 1)                                                                                                                                                              |
| 26    | DMA Direction      | R/W  | 0              | Selects whether a PCI transmit or receive DMA is being performed.  0 = PCI receive DMA (PCI to 21160/SDRAM)  1 = PCI transmit DMA (21160/SDRAM to PCI)                                                          |
| 27    | DMA Interrupt      | R/W  | 0              | If this bit is set at the start of the DMA, The SharcFIN generates an interrupt in the interrupt multiplexer on completion of the DMA. Any write to this register clears the interrupt.                         |
| 28    | Burst Disable      | R/W  | 0              | 1 = Disable bursting on the ADSP-21160 side. Must be set to 1 when the address increment > 0x01. If it is set when the address increment <= 0x01, it functions but will slow things down.  0 = Bursting enabled |
| 29    | DMA Buslock        |      | 0              | SharcFIN requests the ADSP-21160 cluster bus when the start bit is set, and once it obtains the bus, keeps it until the DMA completes.                                                                          |

| Bit   | Name                   | Туре | Reset<br>Value | Description                                                                                                                                                    |
|-------|------------------------|------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:30 | DMA Xfer Length B[1:0] |      | 00             | Set the DMA transfer length. These bits must be set along with the bits in the PCI control register at 0x1A and 0x1B (0x68 byte address).                      |
|       |                        |      |                | B30 B31 Result                                                                                                                                                 |
|       |                        |      |                | O Data transferred during each access of the bus = eight 64-bit words                                                                                          |
|       |                        |      |                | 1 0 Data transferred during each access of the bus = sixteen 64-bit words                                                                                      |
|       |                        |      |                | O 1 Data transferred during each access of the bus = thirty-two 64-bit words                                                                                   |
|       |                        |      |                | 1 Data transferred during each access of the bus = sixty-four 64-bit words                                                                                     |
|       |                        |      |                | Corresponding Receive FIFO almost empty or Transmit FIFO almost full flags must be set with corresponding value (length –1, so for B30, B31 must be set to 7). |

<sup>\*</sup> X = Unknown

The SharcFIN features an interrupt multiplexer for each ADSP-21160, the PCI interface, and the PMC+ interface. Inputs to the multiplexers are flags from each ADSP-21160, a PCI side flag, PMC flags, and UART flags. The registers at offsets 0x50 to 0x5A (see Table 6–20) provide the interrupt multiplexers (see the *SharcFIN ASIC User's Manual* for additional details on the interrupt multiplexer). Table 6–21 lists the settings for the ADSP-21160 interrupt multiplexers, Table 6–22 lists the settings for the PCI interrupt multiplexer, and Table 6–23 lists the settings for the PMC+ interrupt multiplexer.

The interrupt multiplexer registers are 32-bit registers that allow you to select the desired input sources. The first 16 bits (0-15) are read/write and select the source that will generate an interrupt to the processor; each of the bits corresponds to one of the flag inputs to the multiplexer. The second 16 bits (16-31) are read only and show which of the enabled interrupts are generating an interrupt, each bit corresponding to one of the flag inputs. Bits 16-31 are masked interrupt lines; when one of the flag inputs and its corresponding bit in bits 0-15 of the configuration register is high, the corresponding bit in bits 16-31 is also set to indicate the source of the input. Bits 16-31 are masked by 21160-1 IRQ0's interrupt mask.

 Table 6-20
 SharcFIN Interrupt Configuration Registers

| Address             | Register | Description                                   |
|---------------------|----------|-----------------------------------------------|
| 0x50                | H1I0     | Configures the direction of 21160-1 IRQ0      |
| 0x51, 53,<br>55, 57 | Unused   |                                               |
| 0x52                | H2I0     | Configures the direction of 21160-2 IRQ0      |
| 0x54                | H3I0     | Configures the direction of 21160-3 IRQO      |
| 0x56                | H4I0     | Configures the direction of 21160-4 IRQ0      |
| 0x58                | PCInt    | Configures the direction of the PCI interrupt |
| 0x59                | Unused   |                                               |
| 0x5A                | PMCIO    | Configures the direction of PMC+ IRQ0         |

**Table 6–21** Contents of the ADSP-21160 Interrupt Configuration Registers (0x50, 0x52, 0x54, 0x56) (Continues on next page)

| Bit   | Name         | Туре | Reset<br>Value | Description*                                                 |
|-------|--------------|------|----------------|--------------------------------------------------------------|
| 0     | H1F0         | R/W  | 0              | Enables 21160-1 FLAGO to cause an interrupt                  |
| 1     | H1F1         | R/W  | 0              | Enables 21160-1 FLAG1 to cause an interrupt                  |
| 2     | H2F0         | R/W  | 0              | Enables 21160-2 FLAGO to cause an interrupt                  |
| 3     | H2F1         | R/W  | 0              | Enables 21160-2 FLAG1 to cause an interrupt                  |
| 4     | H3F0         | R/W  | 0              | Enables 21160-3 FLAGO to cause an interrupt                  |
| 5     | H3F1         | R/W  | 0              | Enables 21160-3 FLAG1 to cause an interrupt                  |
| 6     | H4F0         | R/W  | 0              | Enables 21160-4 FLAGO to cause an interrupt                  |
| 7     | H4F1         | R/W  | 0              | Enables 21160-4 FLAG1 to cause an interrupt                  |
| 8     | PCFlg        | R/W  | 1              | Enables the PCI interface to cause an interrupt              |
| 9     | PMCFlg0      | R/W  | 0              | Enables FLAGO from the PMC interface to cause an interrupt   |
| 10    | Unused       |      | 0              |                                                              |
| 11    | PRFIg        | R/W  | 0              | Enables a flag from the peripheral bus to cause an interrupt |
| 12    | UARTO        | R/W  | 0              | Enables a flag from UARTO to cause an interrupt              |
| 13    | UART1        | R/W  | 0              | Enables a flag from UART1 to cause an interrupt              |
| 14    | DMAInterrupt | R/W  | 0              | Enables a DMA interrupt                                      |
| 15    | Unused       |      |                |                                                              |
| 16    | H1F0         | R/O  | 0              | Indicates that 21160-1 FLAGO is generating an interrupt      |
| 17    | H1F1         | R/O  | 0              | Indicates that 21160-1 FLAG1 is generating an interrupt      |
| 18    | H2F0         | R/O  | 0              | Indicates that 21160-2 FLAGO is generating an interrupt      |
| 19    | H2F1         | R/O  | 0              | Indicates that 21160-2 FLAG1 is generating an interrupt      |
| (Shee | t 1 of 2)    |      |                |                                                              |

| Bit   | Name         | Туре | Reset<br>Value | Description*                                                  |
|-------|--------------|------|----------------|---------------------------------------------------------------|
| 20    | H3F0         | R/O  | 0              | Indicates that 21160-3 FLAGO is generating an interrupt       |
| 21    | H3F1         | R/O  | 0              | Indicates that 21160-3 FLAG1 is generating an interrupt       |
| 22    | H4F0         | R/O  | 0              | Indicates that 21160-4 FLAGO is generating an interrupt       |
| 23    | H4F1         | R/O  | 0              | Indicates that 21160-4 FLAG1 is generating an interrupt       |
| 24    | PCFIg        | R/O  | 0              | Indicates that PCI flag is generating an interrupt            |
| 25    | PMCFlg0      | R/O  | 0              | Indicates that PMC+ FLAGO is generating an interrupt          |
| 26    | Unused       |      | 0              |                                                               |
| 27    | PRFIg        | R/O  | 0              | Indicates that Peripheral bus flag is generating an interrupt |
| 28    | UARTO        | R/O  | 0              | Indicates that UARTO flag is generating an interrupt          |
| 29    | UART1        | R/O  | 0              | Indicates that UART1 flag is generating an interrupt          |
| 30    | DMAInterrupt | R/O  | 0              | Indicates that DMA interrupt is generating an interrupt       |
| 31    | Unused       |      | 0              |                                                               |
| (Shee | t 2 of 2)    |      |                |                                                               |

<sup>\*</sup> All descriptions in this column apply when bits are set to 1.

**Table 6–22** Contents of the PCI Interrupt Configuration Register (0x58) (Continues on next page)

| Bit                      | Name           | Туре | Reset<br>Value | Description*                                                 |  |
|--------------------------|----------------|------|----------------|--------------------------------------------------------------|--|
| 0                        | H1F0           | R/W  | 1              | Enables 21160-1 FLAGO to cause an interrupt                  |  |
| 1, 3, 5,<br>7            | Unused         |      | 0              |                                                              |  |
| 2                        | H2F0           | R/W  | 1              | Enables 21160-2 FLAGO to cause an interrupt                  |  |
| 4                        | H3F0           | R/W  | 1              | Enables 21160-3 FLAGO to cause an interrupt                  |  |
| 6                        | H4F0           | R/W  | 1              | Enables 21160-4 FLAGO to cause an interrupt                  |  |
| 8                        | PCFIg          | R/W  | 0              | Enables the PCI interface to cause an interrupt              |  |
| 9                        | PMCFlg0        | R/W  | 0              | Enables FLAGO from the PMC interface to cause an interrupt   |  |
| 10                       | Unused         |      |                |                                                              |  |
| 11                       | PRFIg          | R/W  | 0              | Enables a flag from the peripheral bus to cause an interrupt |  |
| 12                       | UARTO          | R/W  | 0              | Enables a flag from UARTO to cause an interrupt              |  |
| 13                       | UART1          | R/W  | 0              | Enables a flag from UART1 to cause an interrupt              |  |
| 14                       | DMAInterrupt   | R/W  | 0              | Enables a DMA interrupt                                      |  |
| 15, 17,<br>19, 21,<br>23 | Unused         |      | 0              |                                                              |  |
| 16                       | H1F0           | R/O  | 0              | Indicates that 21160-1 FLAGO is generating an interrupt      |  |
| 18                       | H2F0           | R/O  | 0              | Indicates that 21160-2 FLAGO is generating an interrupt      |  |
| 20                       | H3F0           | R/O  | 0              | Indicates that 21160-3 FLAGO is generating an interrupt      |  |
| 22                       | H4F0           | R/O  | 0              | Indicates that 21160-4 FLAGO is generating an interrupt      |  |
| 24                       | PCFIg          | R/O  | 0              | Indicates that PCI flag is generating an interrupt           |  |
| (Sheet                   | (Sheet 1 of 2) |      |                |                                                              |  |

| Bit    | Name           | Туре | Reset<br>Value | Description*                                                  |  |  |
|--------|----------------|------|----------------|---------------------------------------------------------------|--|--|
| 25     | PMCFlg0        | R/O  | 0              | Indicates that PMC+ FLAGO is generating an interrupt          |  |  |
| 26     | Unused         |      | 0              |                                                               |  |  |
| 27     | PRFIg          | R/O  | 0              | Indicates that Peripheral bus flag is generating an interrupt |  |  |
| 28     | UARTO          | R/O  | 0              | Indicates that UARTO flag is generating an interrupt          |  |  |
| 29     | UART1          | R/O  | 0              | Indicates that UART1 flag is generating an interrupt          |  |  |
| 30     | DMAInterrupt   | R/O  | 0              | Indicates that DMA interrupt is generating an interrupt       |  |  |
| 31     | Unused         |      | 0              |                                                               |  |  |
| (Sheet | (Sheet 2 of 2) |      |                |                                                               |  |  |

<sup>\*</sup> All descriptions in this column apply when bits are set to 1.

**Table 6–23** Contents of the PMC+ Interrupt Configuration Register (0x5A) (Continues on next page)

| Bit                      | Name           | Туре | Reset<br>Value | Description*                                                 |  |  |
|--------------------------|----------------|------|----------------|--------------------------------------------------------------|--|--|
| 0                        | H1F0           | R/W  | 0              | Enables 21160-1 FLAGO to cause an interrupt                  |  |  |
| 1, 3, 5,<br>7            | Unused         |      | 0              |                                                              |  |  |
| 2                        | H2F0           | R/W  | 0              | Enables 21160-2 FLAGO to cause an interrupt                  |  |  |
| 4                        | H3F0           | R/W  | 0              | Enables 21160-3 FLAGO to cause an interrupt                  |  |  |
| 6                        | H4F0           | R/W  | 0              | Enables 21160-4 FLAGO to cause an interrupt                  |  |  |
| 8                        | PCFlg          | R/W  | 0              | Enables the PCI interface to cause an interrupt              |  |  |
| 9                        | PMCFlg0        | R/W  | 0              | Enables FLAGO from the PMC interface to cause an interrupt   |  |  |
| 10                       | Unused         |      | 0              |                                                              |  |  |
| 11                       | PRFIg          | R/W  | 0              | Enables a flag from the peripheral bus to cause an interrupt |  |  |
| 12                       | UARTO          | R/W  | 0              | Enables a flag from UARTO to cause an interrupt              |  |  |
| 13                       | UART1          | R/W  | 0              | Enables a flag from UART1 to cause an interrupt              |  |  |
| 14                       | DMAInterrupt   | R/W  | 0              | Enables a DMA interrupt                                      |  |  |
| 15, 17,<br>19, 21,<br>23 | Unused         |      | 0              |                                                              |  |  |
| 16                       | H1F0           | R/O  | 0              | Indicates that 21160-1 FLAGO is generating an interrupt      |  |  |
| 18                       | H2F0           | R/O  | 0              | Indicates that 21160-2 FLAGO is generating an interrupt      |  |  |
| 20                       | H3F0           | R/O  | 0              | Indicates that 21160-3 FLAGO is generating an interrupt      |  |  |
| 22                       | H4F0           | R/O  | 0              | Indicates that 21160-4 FLAGO is generating an interrupt      |  |  |
| 24                       | PCFIg          | R/O  | 0              | Indicates that PCI flag is generating an interrupt           |  |  |
| (Sheet                   | (Sheet 1 of 2) |      |                |                                                              |  |  |

| Bit    | Name           | Туре | Reset<br>Value | Description*                                                  |  |  |
|--------|----------------|------|----------------|---------------------------------------------------------------|--|--|
| 25     | PMCFlg0        | R/O  | 0              | Indicates that PMC+ FLAGO is generating an interrupt          |  |  |
| 26     | Unused         |      | 0              |                                                               |  |  |
| 27     | PRFIg          | R/O  | 0              | Indicates that Peripheral bus flag is generating an interrupt |  |  |
| 28     | UARTO          | R/O  | 0              | Indicates that UARTO flag is generating an interrupt          |  |  |
| 29     | UART1          | R/O  | 0              | Indicates that UART1 flag is generating an interrupt          |  |  |
| 30     | DMAInterrupt   | R/O  | 0              | Indicates that DMA interrupt is generating an interrupt       |  |  |
| 31     | Unused         |      | 0              |                                                               |  |  |
| (Sheet | (Sheet 2 of 2) |      |                |                                                               |  |  |

<sup>\*</sup> All descriptions in this column apply when bits are set to 1.

### Flag and Interrupt Status Registers

The registers at offsets 0x5E and 0x5F are 16-bit unmasked registers that show the status of all flags and interrupts. The register at 0x5E shows the status of the flags, and 0x5F shows the status of the interrupts. Table 6–24 and Table 6–25 describe the bits in the registers. For additional explanation of these registers, refer to the *SharcFIN ASIC User's Manual*.

 Table 6-24
 Contents of the Flag Status Register

| Bit | Name         | Туре | Description                   |
|-----|--------------|------|-------------------------------|
| 0   | H1F0         | R/O  | Status of 21160-1 FLAGO       |
| 1   | H1F1         | R/O  | Status of 21160-1 FLAG1       |
| 2   | H2F0         | R/O  | Status of 21160-2 FLAGO       |
| 3   | H2F1         | R/O  | Status of 21160-2 FLAG1       |
| 4   | H3F0         | R/O  | Status of 21160-3 FLAGO       |
| 5   | H3F1         | R/O  | Status of 21160-3 FLAG1       |
| 6   | H4F0         | R/O  | Status of 21160-4 FLAGO       |
| 7   | H4F1         | R/O  | Status of 21160-4 FLAG1       |
| 8   | PCFlg        | R/O  | Status of PCI flag            |
| 9   | PMCFlg0      | R/O  | Status of PMC+ FLAGO          |
| 10  | Unused       |      |                               |
| 11  | PRFIg        | R/O  | Status of peripheral bus flag |
| 12  | UARTO        | R/O  | Status of UARTO flag          |
| 13  | UART1        | R/O  | Status of UART1 flag          |
| 14  | DMAInterrupt | R/O  | Status of DMA interrupt       |
| 15  | Unused       |      |                               |

 Table 6-25
 Contents of the Interrupt Status Register

| Bit   | Name   | Туре | Description             |
|-------|--------|------|-------------------------|
| 0     | H1I0   | R/O  | Status of 21160-1 IRQ0  |
| 1     | H1I1   | R/O  | Status of 21160-1 IRQ1  |
| 2     | H2I0   | R/O  | Status of 21160-2 IRQ0  |
| 3     | H2I1   | R/O  | Status of 21160-2 IRQ1  |
| 4     | H3I0   | R/O  | Status of 21160-3 IRQ0  |
| 5     | H3I1   | R/O  | Status of 21160-3 IRQ1  |
| 6     | H4I0   | R/O  | Status of 21160-4 IRQ0  |
| 7     | H4I1   | R/O  | Status of 21160-4 IRQ1  |
| 8     | PCInt  | R/O  | Status of PCI interrupt |
| 9     | PMCIO  | R/O  | Status of PMC+ IRQ0     |
| 15:10 | Unused |      |                         |



# Appendix A

# **Debugging Your DSP Programs**

This appendix provides information on debugging DSP programs with either a hardware or a software emulator.

# A.1 Debugging with an In-Circuit Emulator

This section discusses attaching an in-circuit emulator (ICE) from Analog Devices to the Hammerhead-3U-cPCI board. To attach an ICE to the Hammerhead-3U-cPCI, follow the steps below:

- 1. Connect the probe on the ICE card to the Hammerhead-3U-cPCI's JTAG connector.
- 2. Depending on the form factor of your ICE card, either install it in or connect it to your PC.
- 3. Install the Hammerhead-3U-cPCI in a 3U slot in your CompactPCI chassis.
- 4. Apply power to the Hammerhead-3U-cPCI.
- 5. Start the emulator software on the PC.

#### A.1.1 Overview of the ICE Emulator

The Hammerhead-3U-cPCI is compatible with Analog Devices' ICE emulators, which are separate ISA bus, PCI bus, Ethernet, or USB cards that connect to the Hammerhead-3U-cPCI's JTAG connector and either install in or connect to your PC. The emulator provides a controlled environment for observing, debugging, and testing real-time activities in a target hardware environment by connecting directly to the target processor through its JTAG interface.

When the ICE is connected to the Hammerhead-3U-cPCI, the Hammerhead-3U-cPCI becomes the target system for the emulator, allowing you to operate it completely from the emulator's user interface. A powerful tool for debugging

programs running on the ADSP-21160 processors, the emulator monitors system behavior while running at full speed, and you can use it to download programs, start and stop program execution, set breakpoints, and observe and change the contents of the registers and memory.

### A.1.2 Connecting the ICE to the Hammerhead-3U-cPCI

To connect the ICE to the Hammerhead-3U-cPCI, follow the instructions below.

- 1. Locate the JTAG connector (J4) on the Hammerhead-3U-cPCI (see Figure 3–3).
- 2. A cable extends from the ICE card to a probe that connects to the JTAG connector on the Hammerhead-3U-cPCI. Connect the ICE probe to the JTAG connector. Figure A–1 shows the location of the pins on the connector.

Figure A-1 JTAG Connector



Pin 3 on the JTAG connector is missing (see Figure A–1) to prevent you from installing the emulator incorrectly. One of the sockets in the ICE probe has a plug inserted in place of the pin. Table 3–6 in Chapter 3 shows the connector pinout.

### A.1.3 Installing or Connecting the ICE to a PC

Once you have connected the ICE to the Hammerhead-3U-cPCI, install the Hammerhead-3U-cPCI and install or connect the ICE to a PC. The Hammerhead-3U-cPCI requires a 3U slot in the CompactPCI chassis (see section 2.3.3). How you install the ICE depends on the form factor of the ICE card you are using. The *ICE Hardware User's Guide* (from Analog Devices) explains how to install the ICE.

### A.1.4 Operating the ICE

To start operating the ICE with the Hammerhead-3U-cPCI,

1. Apply power to the Hammerhead-3U-cPCI.

### Note

As long as the emulator software is not running, you can safely attach and remove the ICE probe while the Hammerhead-3U-cPCI is running.

Start the emulator software on your PC. To download and run programs, follow the instructions in the ICE documentation.

# A.2 Debugging with a Software Emulator

BittWare's VisualDSP Target is a fully functional software emulator, which allows you to debug your DSP projects right on your BittWare board without installing a hardware (in-circuit) emulator.

# A.2.1 About the VisualDSPTarget

If you have installed Analog Devices' VisualDSP++ integrated development environment (IDE), you can use BittWare's VisualDSP Target to debug your DSP programs instead of using a hardware emulator. BittWare's VisualDSP Target is a plug-in to ADI's VisualDSP++ that allows the VisualDSP++ debugger to communicate directly with your BittWare DSP board.

Since the BittWare VisualDSP Target is integrated right into the VisualDSP++ debugger, you can compile and link your code in the VisualDSP++ integrated development environment and immediately debug your code directly on the BittWare board. A full-featured software debugger,

the VisualDSP Target allows you to set breakpoints, single-step through your code, view memory, and run code on multiple processors.

### A.2.2 Installing the VisualDSPTarget

To install the VisualDSP Target, insert the VisualDSP Target CD-ROM into your computer's CD-ROM drive, and follow the installation instructions on the screen. Once you have installed the Target, follow the instructions in the VisualDSP Target User's Guide to prepare your DSP program for debugging.

### **Note**

The Hammerhead-3U-cPCI is compatible with versions 2.0 and higher of the BittWare VisualDSP Target.

# Appendix B

# **Operating in Standalone Operation**

The Hammerhead-3U-cPCI can boot via link ports or from a boot program stored in its Flash memory (see section 2.5), allowing it to operate in standalone mode, free from a host computer. This section lists the steps necessary to prepare your Hammerhead-3U-cPCI to operate in standalone mode.

#### Note

If you are not planning to operate the Hammerhead-3U-cPCI in standalone mode, follow the instructions in Chapter 2.

- 1. While in development mode, develop a boot loader and a standalone operating program for the DSPs (see B.1.1).
- 2. Program the boot Flash with the boot loader (see B.1.2).
- 3. Power down and set the boot mode jumpers to "Flash Boot" or "Link Boot" (see "Setting the Boot Mode" on page 13).
- 4. Set the Standalone Mode jumpers (see "Setting the Standalone Mode Jumpers" on page 15).
- 5. Mount standoffs on the board (see B.5).
- 6. Apply power to the Hammerhead-3U-cPCI (see B.3).
- 7. Initialize the PCI interface.

# B.1 Developing and Loading a Boot Program

#### B.1.1 Developing the Boot Program

Use the Analog Devices software development tools and BittWare's host interface tools (DSP21k-SF Toolkit) to develop a boot program for the ADSP-21160 processors. The example software included with the Hammerhead-3U-cPCI includes example programs that demonstrate how to create a DSP program in the proper form and then load it into Flash memory so that it automatically boots and begins executing after the board is powered on or the DSPs are reset.

### B.1.2 Loading a Boot Program into the Flash Memory

Use programs provided with the Hammerhead-3U-cPCI to load the Flash memory with a boot program. The flash directory contains utilities that provide easy access to the Flash memory on the Hammerhead-3U-cPCI board. The flash directory also contains a test program that uses the utilities.

### B.1.3 Loading a Link Boot Program

Using rear panel I/O link 1, load the boot program onto ADSP-21160-1, which will boot and then boot the other DSPs in the cluster. Analog Devices supplies loading routines (loader kernels) that load an entire program through the selected port. These routines come with the Analog Devices development tools. For more information on loader kernels, refer to the development tools documentation.

# B.2 Configuring the Board for Standalone Mode

### **B.2.1 Selecting the Appropriate Boot Mode**

The Hammerhead-3U-cPCI has two configuration jumpers (JP1 and JP2) that configure its boot mode. For booting in standalone mode, select either link or Flash booting. See "Setting the Boot Mode" on page 13 for instructions on setting the jumpers.

### **B.2.2 Setting the Standalone Mode Jumpers**

The Hammerhead-3U-cPCI has three jumpers for configuring the board to operate in standalone mode:

- JP9 Standalone mode clock
- JP18 Standalone reset
- JP19 Standalone primary PCI voltage

All three jumpers must be "IN" for the board to operate properly in standalone mode. See "Setting the Standalone Mode Jumpers" on page 15. for more detail.

### B.2.3 Attaching Standoffs to the Board

Mount standoffs on the Hammerhead-3U-cPCI to provide adequate clearance between the work surface and the Hammerhead-3U-cPCI's components.

- 1. Place ¼" standoffs in the standoff mounting holes on the Hammerhead-3U-cPCI. Figure B–1 shows where the mounting holes are located.
- 2. Secure each standoff with a 1/4" screw.

# B.3 Supplying Power to the Hammerhead-3U-cPCI

The Hammerhead-3U-cPCI requires a +3.3 and +5V power supply for normal operation; when operating with a PMC module, it requires +12V and -12V. The external power connector (J9) supplies +3.3V, +5V, -12V, and +12V to the Hammerhead-3U-cPCI. Figure 3–3 gives the pinout of the connector and shows where it is located.

To connect an external power source to the Hammerhead-3U-cPCI,

- 1. Plug a power adapter cable into the Hammerhead-3U-cPCI's external power connector (J9). Be sure to align pin 1 (+12V) on J9 with the +12V pin on the cable.
- 2. Connect the remaining end of the cable to an external power source, such as a switching standalone power supply or the PC's power supply.
- 3. Apply power to the system.
- 4. Reset the Hammerhead-3U-cPCI. Section 2.5 explains in more detail how to reset the board.

Appendix B 129

#### Booting the Board in Standalone Mode B.4

Section 5.2.3 explains how to boot the board from Flash memory, and section 5.2.1 explains how to boot it via link port.

# Appendix C

# **Troubleshooting**

This section lists the information you should have ready before calling technical support at BittWare. It also provides the phone numbers and e-mail address for technical support.

# C.1 Before You Call Technical Support

To allow us to serve you better, please perform the following checks and record any significant results before contacting BittWare for assistance.

- Run DspBad on the board and note the results.
- Run Diag21k on the board; enter br at the first prompt, pc at the next, and then initiate memory tests by entering mt aa.
- Try re-installing the tools and checking your path if you are getting "file not found" or similar errors.
- Try changing the hardware to see if the problem tracks with the board or the PC:
  - If you have access to a different board, please try it.
  - Try the board in a different PC.
  - Try a different operating system.
- Finally, when contacting BittWare please have the results of the tests listed above and the following information ready:
  - Information identifying the hardware and software you purchased. (See the BittWare packing list.)
  - Which operating system you are using: DOS, Windows 3.1, Windows 95, Windows 95B (OSR2), Windows 98, Windows NT Version 3.51, or Windows NT Version 4.0, Windows 2000, or Linux.
  - The release number of your DSP21k-SF Toolkit (Enter diag21k -v at a DOS prompt.)
- If you could be at the PC with problems when making the call, we would better
  be able to start investigating the problem.

# C.2 Contacting Technical Support

To reach technical support at BittWare, Inc., use one of the following methods:

• Phone (8:30 am - 5:30 pm ET): (603) 226-0404

• FAX: (603) 226-6667

• E-mail: support@bittware.com

Bittware also maintains the following internet sites:

http://www.bittware.com Contains product information, technical

notes, support files available for download, and answers to frequently asked questions

(FAQ).

ftp://ftp.bittware.com Contains technical notes and support files.

Login as "anonymous" and use your email

address for the password.

# Appendix D

# Glossary of Terms

This appendix defines certain terms used throughout the manual.

ADSP-21160 cluster bus

The ADSP-21160 cluster bus is a 40 MHz, 32-bit buses that connects the four ADSP-21160 processors in the cluster and a 64–512 MB bank of SDRAM. It is

connected to the PCI interface through the SharcFIN ASICs.

DSP21k-SF Toolkit

BittWare's DSP21k-SF Toolkit is a set of libraries and utilities that enable you to develop DSP applications for the Hammerhead-3U-cPCI more quickly and easily. It contains a host interface library of C-callable functions for PC-based programs, diagnostic utilities, demo programs, and a DSP library that provides standard I/O extensions to DSP programs.

ICE (in-circuit

emulator)

The Hammerhead-3U-cPCI is compatible with Analog Devices' in-circuit emulators (ICE), which are ISA bus, PCI bus, Ethernet, or USB cards that connect to the Hammerhead-3U-cPCI's JTAG connector. The ICE emulators provide a controlled environment for observing, debugging, and testing real-time activities in a target hardware environment by connecting directly to the target processor through its JTAG interface.

IOP registers

The IOP registers are control, status, or data buffer registers of the ADSP-21160's on-chip I/O processor.

Mailbox registers

The mailbox registers are registers in the SharcFIN ASIC that cause an interrupt when written to. The processor that was interrupted can read the registers to find out about the interrupt.

MMS

(Multiprocessor Memory Space). Multiprocessor memory space is the memory of other ADSP-21160 processors in the same cluster. A cluster is up to six ADSP-21160 processors that share a common processor bus. Any ADSP-21160 processor that is connected to the bus shares the MMS.

| MS0                  | MS0 (memory select line 0) allows the DSPs to access the Hammerhead-3U-cPCI's SDRAM, which is located on the 64-bit ADSP-21160 cluster bus.                                                                                                                                                                                                   |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MS1                  | MS1 (memory select line 1) allows the DSPs to access the Hammerhead-3U-cPCI's Flash memory, dual UART, and peripheral bus.                                                                                                                                                                                                                    |
| MS2                  | MS2 (memory select line 2) allows the DSPs to access the SharcFIN ASIC.                                                                                                                                                                                                                                                                       |
| MS3                  | MS3 (memory select line 3) is unused on the Hammerhead-3U-cPCI.                                                                                                                                                                                                                                                                               |
| MSIZE                | The MSIZE bits of the ADSP-21160's SYSCON register define the size of the Hammerhead-3U-cPCI's four banked sections of memory, which are accessible to the DSPs via their memory select lines (MS0–MS3).                                                                                                                                      |
| PCI-to-DSP bridge    | BittWare's SharcFIN ASIC functions as a bridge (PCI-to-DSP) between<br>the PCI interface and the ADSP-21160 DSPs, interfacing the ADSP-<br>21160 cluster bus and the peripheral bus to the PCI bus.                                                                                                                                           |
| PCI-to-DSP interface | The PCI-to-DSP interface allows the ADSP-21160 processors to communicate with the PCI bus, and vice-versa. It consists of the SharcFIN ASIC and secondary PCI bus.                                                                                                                                                                            |
| PCI-to-PCI bridge    | The PCI-to-PCI bridge is a chip manufactured by Intel (21154) that provides a bridge between the primary PCI bus and the secondary PCI buses.                                                                                                                                                                                                 |
| PCI-to-PCI interface | The PCI-to-PCI interface consists of the primary PCI bus and the PCI-to-PCI bridge chip.                                                                                                                                                                                                                                                      |
| Peripheral bus       | The 20 MHz, 8-bit peripheral bus connects to low-speed peripherals such as the Flash memory and the dual UART. The purpose of the peripheral bus is to allow additional components to communicate with the ADSP-21160s without affecting the signal quality of the ADSP-21160 cluster bus. The peripheral bus extends from the SharcFIN ASIC. |
| Primary PCI bus      | The primary PCI bus is a 66 MHz, 64-bit bus between the host and the PCI-to-PCI bridge C.                                                                                                                                                                                                                                                     |
| Secondary PCI bus    | The Hammerhead-3U-cPCI has a 32-bit, 66 MHz secondary PCI bus that connects the PCI-to-PCI bridge to the SharcFIN.                                                                                                                                                                                                                            |

SharcFIN ASIC BittWare's SharcFIN ASIC flexibly interfaces Analog Devices' SHARC

DSPs to a wide range of the Hammerhead-3U-cPCI's interfaces,

including: 64/66 MHz PCI bus (rev. 2.2 compliant), SDRAM, UART, PS serial ports, Flash, and a general-purpose expansion bus (the 8-bit peripheral bus). The SharcFIN also provides a feature-rich set of DMA functions and interrupt options to support very high-speed, real-time

data flow with a minimum of processor overhead.

SPORT SHARC synchronous serial port

SYSCON register The SYSCON register is a register in the ADSP-21160 DSPs that contains

the MSIZE bits and is used to select the packing mode for synchronous

and asynchronous transfers performed by the host

VisualDSP++ Analog Devices' VisualDSP++ is an easy-to-use project management

environment comprised of an integrated development environment

(IDE) and debugger.

VisualDSP Target BittWare's VisualDSP Target is a plug-in for VisualDSP++ that works

with the VisualDSP++ debugger to allow direct communication with the

DSPs on the Hammerhead-3U-cPCI.